Implementation of High Speed SAR ADC with Proposed Efficient DAC Architecture
Metadata Field | Value | Language |
---|---|---|
dc.contributor.advisor | Dai, Fa | |
dc.contributor.author | Zhao, Haoyi | |
dc.date.accessioned | 2017-07-27T18:07:11Z | |
dc.date.available | 2017-07-27T18:07:11Z | |
dc.date.issued | 2017-07-27 | |
dc.identifier.uri | http://hdl.handle.net/10415/5901 | |
dc.description.abstract | A novel, high performance SAR ADC architecture is designed and fabricated in 130nm SiGe technology and 45nm soi technology. In the beginning fundamentals of ADC (Analog-to-Digital Convertor) are introduced and several types of ADC are studied, followed by concepts and details of SAR ADC (Successive Approximation ADC), which consists of sample and hold component, DAC, analog comparator, and SAR logic component. In this paper, the architectures and design details of DAC will be focused, while the design flow and details of other components will be briefly mentioned. The DAC architectures aiming at high speed switching, low power consumption, and minimized mismatch are proposed and fabricated into the whole ADC system. After that the measurements of the 1st fabrication version is presented and analyzed. | en_US |
dc.subject | Electrical and Computer Engineering | en_US |
dc.title | Implementation of High Speed SAR ADC with Proposed Efficient DAC Architecture | en_US |
dc.type | Master's Thesis | en_US |
dc.embargo.status | NOT_EMBARGOED | en_US |
dc.contributor.committee | Niu, Guofu |