This Is AuburnElectronic Theses and Dissertations

Show simple item record

Implementation of High Speed SAR ADC with Proposed Efficient DAC Architecture


Metadata FieldValueLanguage
dc.contributor.advisorDai, Fa
dc.contributor.authorZhao, Haoyi
dc.date.accessioned2017-07-27T18:07:11Z
dc.date.available2017-07-27T18:07:11Z
dc.date.issued2017-07-27
dc.identifier.urihttp://hdl.handle.net/10415/5901
dc.description.abstractA novel, high performance SAR ADC architecture is designed and fabricated in 130nm SiGe technology and 45nm soi technology. In the beginning fundamentals of ADC (Analog-to-Digital Convertor) are introduced and several types of ADC are studied, followed by concepts and details of SAR ADC (Successive Approximation ADC), which consists of sample and hold component, DAC, analog comparator, and SAR logic component. In this paper, the architectures and design details of DAC will be focused, while the design flow and details of other components will be briefly mentioned. The DAC architectures aiming at high speed switching, low power consumption, and minimized mismatch are proposed and fabricated into the whole ADC system. After that the measurements of the 1st fabrication version is presented and analyzed.en_US
dc.subjectElectrical and Computer Engineeringen_US
dc.titleImplementation of High Speed SAR ADC with Proposed Efficient DAC Architectureen_US
dc.typeMaster's Thesisen_US
dc.embargo.statusNOT_EMBARGOEDen_US
dc.contributor.committeeNiu, Guofu

Files in this item

Show simple item record