# High Sensitivity Signatures for Test and Diagnosis of Analog, Mixed-Signal and Radio-Frequency Circuits 

by

Suraj Sindia

A dissertation submitted to the Graduate Faculty of
Auburn University
in partial fulfillment of the requirements for the Degree of Doctor of Philosophy

Auburn, Alabama
August 3, 2013

Keywords: Analog Circuit, Test, Diagnosis, Mixed-Signal Test, Radio-Frequency Test, Signature-Based Test

Copyright 2013 by Suraj Sindia

Approved by
Vishwani D. Agrawal, Chair, James J. Danaher Professor of Electrical \& Computer Eng. Foster F. Dai, Professor of Electrical \& Computer Engineering
Adit D. Singh, James B. Davis Professor of Electrical \& Computer Engineering Alvin Lim, Professor of Computer Science \& Software Engineering


#### Abstract

The conventional approach, widely practiced in the industry today, for testing analog circuits is to ensure that the circuit conforms to data-sheet limits on all its specifications. However, such a specification based test methodology suffers from high levels of test cost stemming from long test-times on expensive test equipment. In recent years the situation has only worsened with the advent of mixed signal systems on chip (SoC), to a point where analog circuit test cost is often found to be as much as $50 \%$ of the total test cost in spite of analog portions occupying less than $5 \%$ of the chip area.

To alleviate the analog circuit test cost problem, a number of techniques exist in the literature that can be broadly classified as (a) fault-model based test or (b) alternate test. Fault model based test techniques direct their tests to identify faults in circuit components much like their digital circuit test counterparts resulting in a test approach that can be easily automated and relies on readily available output measurements on inexpensive test equipment. On the other hand, alternate test techniques test a circuit by building a regression model relating a few easily observable output parameters as signatures of the circuit to the actual circuit specification.

Both these test paradigms for analog circuit test, however, have limited industry acceptance due to a lack of confidence in the defect level and yield loss that the test procedures can guarantee in the face of high manufacturing process variation and low signal levels that are characteristic of modern analog circuits. An important reason for the (typically) high defect level and yield loss resulting from the use of either of these two test paradigms is the unavailability of easily obtainable circuit outputs that are (a) sufficiently sensitive to circuit component values and (b) have a high degree of correlation with circuit specifications.


The main objective of this thesis is to design analog test signatures (and associated test procedures) that are (i) sensitive enough to capture even small variations in circuit components, and (ii) sufficiently correlated to circuit specifications and yet obtainable at limited or no additional hardware and input signal design effort. Additional objectives of this thesis are to: 1) Extend the use of the new signatures to diagnose faulty circuit components in analog circuits. 2) Use the test signatures to distinguish faults resulting from defects caused by manufacturing process related variations. 3) Evaluate the theoretical bounds on the achievable defect level and the resulting yield loss of fault model based test procedures relying on these signatures.

The sensitivity of the proposed test signatures is enhanced by an exponential transformation, called V-Transform. The new test signatures and associated procedures are evaluated using three metrics test time, defect level (test escapes), and yield loss. We analyze the proposed signatures theoretically in addition to extensive computer simulations and hardware measurements on common RF /analog circuits such as filters and low noise amplifiers. A representative result of one of our experiments is as follows: For 400 low noise amplifier circuits that were tested, we find that the proposed V-transform based signatures resulted in smaller test escape $(\approx 2 \%)$ and yield loss $(\approx 3 \%)$ when compared to other prevailing alternate test or fault-model based test methods, while significantly reducing test time (by as much as $50 \%$ ) compared to the traditional specification based test methods.

## Acknowledgments

First and foremost, I would like to thank my advisor Prof. Vishwani D. Agrawal for encouraging me to start on this doctoral program and constantly challenging me to push the limits and seek out bold, new ideas. His enthusiasm for research and learning is infectious, which is something I hope I have picked up and would like to embody in my own life. Big thanks goes out to Prof. Adit Singh and Prof. Foster Dai for serving on my thesis committee, and in each of whose classes, I learned significant material that helped me get a good grounding in the broad areas of VLSI Design and Test. Thanks are due to Prof. Alvin Lim for serving as the external reader on my committee. I owe a debt of gratitude to Prof. Virendra Singh (IIT Bombay, India), whose early interest in my work spurred me to pursue it further, which has eventually come to be my PhD thesis. I should thank members of the analog test community, particularly Haralampos Stratigopoulos (TIMA labs, France), whose comments at various points in time have benefited this work.

Some other professors who I have interacted with closely and learned from are: Prof. Prathima Agrawal through the Wireless Networking seminar series in which I presented at least once and was educated on numerous emerging topics in wireless communication; Prof. Stan Reeves, whose course on digital image processing helped spawn several of my papers in the area of fault tolerant image processing; Prof. Stu Wentworth who offered the Radar Engineering course where he helped us build a radar target model, but in him I saw first-hand how to be a great teacher with a keen interest in the student success.

A word of thanks goes to all my present and past lab colleagues and office mates at Auburn University for making it a fun place to spend long hours each day. Office staff in ECE, namely Mary Lloyd, Shelia Collis and Linda Allgood were particularly helpful throughout
my stay in Auburn. Linda Barresi and Joe Haggerty were helpful in procuring components for my experiments in a timely fashion.

I acknowledge the Department of ECE at Auburn University for supporting my studies with generous teaching fellowships; Auburn University Wireless Engineering Research and Education Center (WEREC) for funding several conference travels. I would like to acknowledge Intel Corporation, and my colleagues there, for being particularly supportive of my thesis-writing effort during the last semester of my graduate school that I spent in practical training.

Finally, I would like to thank my extended family for being supportive of all my endeavors. This thesis is dedicated to them.

## Poem by the Author

Working is tricky,
If you choose to be picky!
Research is sucky,
When you try to be finicky!

I knew this already,
But I chose to be heady.
After a while,
I've realized, it was all worthwhile!

I pushed myself to publish many papers,
Even as I wonder if they'll end up in diapers!
I hope many other folks will cite my paper,
Lest I be labeled an academic pauper!

I'm finishing this dissertation,
Without much adoration;
Oh God, my Committee,
Will they approve my Ph.D.?

## Table of Contents

Abstract ..... ii
Acknowledgments ..... iv
List of Figures ..... x
List of Tables ..... xiv
1 Introduction ..... 1
1.1 What are RF/Analog/Mixed-Signal Circuits? ..... 1
1.2 Role of RF/Analog/Mixed-Signal Circuits in Today's Digital World ..... 2
1.3 Analog Test Versus Digital Test ..... 3
1.4 Important Challenges in RF/Analog/Mixed-signal Circuit Testing ..... 5
1.5 A Brief History of RF/Analog Test and Diagnosis ..... 9
1.5.1 Taxonomy of Analog Circuit Fault-Diagnosis Techniques ..... 9
1.5.2 Taxonomy of RF/Analog Circuit Test Techniques ..... 12
1.5.3 Efforts on Test Cost Reduction for Analog Circuits ..... 15
1.6 Contributions of this Thesis ..... 16
1.7 What Lies Ahead? ..... 17
2 Signature Based Testing of RF, Analog and Mixed-Signal Circuits ..... 18
2.1 The Need for Circuit Signatures ..... 18
2.2 Attributes of an Ideal Signature ..... 18
2.3 Analog Circuit Testing Based on Signatures: Test Methodology ..... 20
2.4 Conclusion ..... 22
3 Polynomial Coefficients as Test Signatures ..... 23
3.1 Introduction ..... 23
3.2 Preliminaries ..... 27
3.2.1 Analysis of Polynomial Coefficients ..... 27
3.2.2 Definitions ..... 29
3.3 Problem Description and Sketch of Solution ..... 29
3.4 Generalization ..... 32
3.5 Experimental Results ..... 33
3.6 Fault Diagnosis ..... 42
3.6.1 Computation of Sensitivities ..... 43
3.6.2 Diagnosing Parametric Faults ..... 43
3.6.3 Deducing Faults ..... 44
3.7 Conclusion ..... 44
4 V-Transform Coefficients as Test Signatures ..... 48
4.1 Introduction ..... 48
4.2 Background ..... 51
4.3 The V-Transform ..... 53
4.4 A Problem and an Approach ..... 53
4.5 Generalization ..... 56
4.6 Fault Diagnosis ..... 58
4.7 Simulation Results ..... 59
4.8 Experimental Verification ..... 62
4.8.1 Test Setup ..... 63
4.8.2 Measured Results ..... 64
4.9 Sumamrizing V-Transform ..... 66
5 Probability Moments as Test Signatures ..... 67
5.1 Introduction ..... 67
5.2 Background ..... 69
5.2.1 Moment Generating Functions ..... 69
5.2.2 Random Variable Transformation ..... 70
5.2.3 Minimum Size Detectable Fault ..... 72
5.3 Problem and Approach ..... 72
5.4 Generalization ..... 75
5.5 Fault Detection in Elliptic Filter ..... 76
5.6 Fault Diagnosis ..... 78
5.7 Fault Diagnosis in Low Noise Amplifier ..... 80
5.8 Conclusion ..... 81
6 Bounds on Fault Coverage and Defect Level in Signature Based Testing ..... 85
6.1 Introduction ..... 85
6.2 Problem Formulation ..... 87
6.3 Our Approach ..... 89
6.3.1 Bounding Defect level ..... 89
6.3.2 Bounding Fault Coverage ..... 92
6.4 Simulation and Computation ..... 94
6.5 Simulation Versus Optimization: A Trade-off ..... 97
6.6 Conclusion ..... 99
7 Conclusion ..... 101
7.1 Thoughts on Future Work ..... 101
7.1.1 Adaptive Test With Signatures ..... 102
7.1.2 Preliminary Experiments ..... 102
7.1.3 Estimating Defect Level in Analog and Radio-Frequency Circuit Testing 104
Bibliography ..... 106
A Some Theorems on Nonlinear Systems ..... 116
B Output Variance of RC Filter ..... 119

## List of Figures

1.1 Distribution of input/output functions of different types of circuits. ..... 2
1.2 Hypothetical picture illustrating different blocks that make use of analog/RF modules in a typical RF-SoC (for mobile devices) ..... 3
1.3 Mixed-signal System-on-Chip (SoC) showing size of analog block as a fraction of total die area. Analog interface contributes to about $30 \%$ of the total die area. Chip micrograph courtesy of Neolinear [107] ..... 5
1.4 Mixed-signal System-on-Chip (SoC) showing size of analog block as a fraction of total die area. Analog interface contributes to about $12 \%$ of the total die area. Chip micrograph courtesy of Frank Op't Eynde, Alcatel [107]. ..... 6
1.5 Manufacturing cost per transistor on a die has steadily decreased, while test cost per transistor has remained almost constant [1, 2]. Around 2014, it is expected that testing a transistor will cost more than manufacturing one. Also of note is that the analog/mixed-signal test cost per transistor is almost 10 times that of the digital test cost per transistor. ..... 7
1.6 A possible classification of analog circuit fault-diagnosis techniques [17] ..... 10
1.7 A possible classification of analog circuit test techniques. ..... 12
1.8 Specification testing of analog/mixed-signal circuits in a production test setting. ..... 13
2.1 Scatter plot of measurements showing the signature on the X-axis and the circuit specification on the Y-axis. An ideal signature will have all points lined up along a straight line such that there is perfect correlation between the signature and the specification. ..... 19
3.1 A second order low pass filter. ..... 24
3.2 Cascade amplifier ..... 25
3.3 Flow chart showing fault simulation process and bounding of coefficients. ..... 34
3.4 Flow chart outlining test procedure for CUT. ..... 35
3.5 Elliptic filter. ..... 36
3.6 DC response of elliptic filter with curve fitting polynomial. ..... 37
3.7 Curve-fit polynomial with coefficients at frequency $=100 \mathrm{~Hz}$. ..... 37
3.8 Curve-fitting polynomial with coefficients at frequency $=900 \mathrm{~Hz}$ ..... 38
3.9 Curve-fitting polynomial with coefficients at frequency $=1000 \mathrm{~Hz}$. ..... 38
3.10 Curve-fitting polynomial with coefficients at frequency $=1100 \mathrm{~Hz}$. ..... 39
3.11 Mapping showing one possible relation between various parameters and coefficients. ..... 39
3.12 Low noise amplifier (LNA) schematic. ..... 40
3.13 I/O response of LNA at four frequencies. ..... 41
3.14 Comparison of I/O plots of LNA at 3 different values of load resistance $R_{L}=$ $95 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ (nominal), and $105 \mathrm{k} \Omega$. ..... 41
4.1 Cascade amplifier. ..... 54
4.2 Fault simulation process and bounding of coefficients (Flowchart I), and complete test procedure (Flowchart II). ..... 57
4.3 Probability distribution of polynomial coefficient C under a parametric fault (bro- ken line) as opposed to that with only process variation (solid line). ..... 59
4.4 Elliptic filter. ..... 60
4.5 DC response of elliptic filter with curve fitting polynomial and V-transform plot. ..... 61
4.6 Test setup with elliptic filter built on the prototyping board, which is in turn mounted on the NI ELVISII ${ }^{+}$bench-top module. Voltage and frequency control of the applied signal is handled through the PC which is connected through USB port to the bench-top module. Output from the circuit is sampled and transferred through the same USB connection to the PC (where it can be post-processed). Also, circuit output can be displayed on the PC using a virtual oscilloscope utility available in the ELVIS software (see Figure 4.7). ..... 63
4.7 Input/output, to/from the elliptic filter displayed on the PC based virtual oscil- loscope at a frequency $f=100 \mathrm{~Hz}$. ..... 64
5.1 Moments of different orders as functions of input noise power (standard deviation of input RV) with (in red/dashed) and without (in blue/solid) RV transformation for first order RC filter. See Figure 5.2. ..... 71
5.2 First-order RC filter. ..... 72
5.3 A cascade amplifier. ..... 73
5.4 Block diagram of a system with CUT using white noise excitation. ..... 76
5.5 Fault simulation process and bounding of moments (Flowchart I), and the com- plete test procedure (Flowchart II). ..... 77
5.6 Elliptic filter. ..... 78
5.7 Fault simulation (Flowchart I) and Fault diagnosis (Flowchart II) procedures summarized. ..... 79
5.8 Schematic of low noise amplifier. ..... 82
6.1 Hypercube around coefficient $C_{k}$ and associated regions. ..... 88
6.2 Defect level (DL) as a function of number of components $(N)$. ..... 95
6.3 Defect level (DL) plotted against ratio of coefficient of uncertainty to tolerance of components $\left(\frac{\epsilon}{\sigma}\right)$. ..... 96
6.4 RC ladder filter network of n stages. ..... 97
6.5 Comparison of defect level bounds with simulated value $\left(\frac{\epsilon}{\sigma}=0.1\right)$ for RC ladder filter network. ..... 98
6.6 CPU time (in seconds) to compute NMSDF by simulation versus coefficient of uncertainty, $\epsilon$ ..... 100
7.1 Block diagram of the adaptive test system based on circuit signatures. ..... 103
7.2 Scatter plot of tested devices showing defect level and yield loss for the open loop signature test, where the input stimulus is not tuned adaptively ..... 104
7.3 Scatter plot of tested devices showing defect level and yield loss for the closed loop signature test, where the input stimulus is tuned adaptively. ..... 105
A. 1 A possible system model for a non-linear circuit. ..... 117
A. 2 Non-linear, non-monotonic function decomposed into piecewise monotonic func- tions. ..... 118
B. 1 First order RC low-pass filter. ..... 119

List of Tables

3.1 MSDF for cascade amplifier of Figure 3.2 with $\alpha=0.05$. ..... 32
3.2 LNA specification. ..... 40
3.3 Parameter combinations leading to maximum values of coefficients with $\alpha=0.05$ for the LNA. ..... 42
3.4 Parameter combinations leading to Min values of coefficients with $\alpha=0.05$ for the LNA. ..... 43
3.5 Parameter combinations leading to Max and Min Values of coefficients with $\alpha=$ 0.05 at 1000 Hz for the elliptic filter ..... 45
3.6 Results of some injected faults at different frequencies for the elliptic filter. ..... 46
3.7 Parametric fault fiagnosis with confidence levels of $\approx 98.9 \%$ for the elliptic filter. ..... 47
3.8 Results of test and diagnosis of some injected faults for LNA. ..... 47
4.1 MSDF for cascade amplifier of Figure 4.1 with $\alpha=0.05$. ..... 56
4.2 Parameter combinations leading to maximum values of V-transform coefficients with $\alpha=0.05$ for the elliptic filter. ..... 60
4.3 Parameter combinations leading to minimum values of V-transform coefficients with $\alpha=0.05$ for the elliptic filter. ..... 61
4.4 Results for some injected faults in the elliptic filter. ..... 62
4.5 Parametric fault diagnosis with confidence levels of $\approx 88 \%$ for the elliptic filter. ..... 62
4.6 Measured results for some injected faults in elliptic filter. ..... 65
5.1 MSDF for cascade amplifier of Figure 5.3 with $\mu_{0}=0.05$. ..... 75
5.2 Parameter combinations leading to maximum values of moments with device tolerance $\gamma=0.05$ in elliptic filter. ..... 80
5.3 Parameter combinations leading to minimum values of moments with device tol- erance $\gamma=0.05$ in elliptic filter. ..... 83
5.4 Fault detection of some injected faults in elliptic filter. ..... 83
5.5 Fault dictionary for catastrophic faults in low noise amplifier. ..... 84
6.1 Defect level and fault coverage of benchmark circuits obtained from computation and simulation. For brevity in the table, T: Transistor, O: Opamp, R: Resistor, C: Capacitor, $N$ : Total number of components. ..... 98
7.1 Comparison of defect level, yield loss, and test time for actual specification test, signature test in open loop, and signature test in closed loop. ..... 103

## Chapter 1

## Introduction

### 1.1 What are RF/Analog/Mixed-Signal Circuits?

"RF/Analog/Mixed-signal" is a label associated with circuits that have a portion of their operating input, or output, or both input and output, consisting of continuous-time, continuous-amplitude signals, as opposed to digital circuits that have both their operating input and output consisting of discrete-time, quantized-amplitude (Boolean) signals.

RF circuits can be broadly classified as circuits that process signals in the high-frequency (ranging from a low of 20 kHz all the way up to 60 GHz or higher) domain. Examples include low noise amplifier (LNA), mixer, filter, and voltage controlled oscillator among others.

Analog circuits are a bigger class of circuits, in that, they encompass all continuoustime, continuous-amplitude signal processing circuits. As such RF circuits can be thought of as a subset of analog circuits operating in the high-frequency range [103]. Examples include dc power supply circuits such as regulators, op-amps, and signals conditioning circuits.

Mixed-signal circuits are those that function as a bridge between the digital and the analog worlds, in that one of their operating input (output) is continuous-time, continuousamplitude (known as analog) signal, while the output (input) is discrete-time, discreteamplitude (known as digital) signal. Examples include analog-to-digital converters (input $=$ analog, output $=$ digital ), and digital-to-analog converters (input $=$ digital, output $=$ analog $)$. Digital circuits have both their inputs and outputs in the discrete-time discrete-amplitude domain. Figure 1.1 illustrates the input/output domain distribution of RF/analog/mixed-signal and digital circuits with example circuits for each type.


Figure 1.1: Distribution of input/output functions of different types of circuits.

### 1.2 Role of RF / Analog/Mixed-Signal Circuits in Today's Digital World

The nature of information produced in the world around us is analog, that is, the myriad information sources-such as sensors, be it video, audio, heat, light, or radio frequency (RF)-generate signals in a continuous-amplitude, continuous-time fashion. On the other hand, today's computing is leveraging the digital microprocessor revolution where most computation happens digitally in a large monolithic piece of silicon. Consequently, any processing of these signals calls for a bridge between the analog and digital worlds. Analog-to-digital converter (fittingly named) is a typical circuit that functions as a bridge. There are many other analog circuits needed before the signal becomes bridgeable like signalconditioning circuits that make use of amplifiers, filters and so on.

Similarly, the radio waves transmitted in free air by today's ubiquitous cell-phones are relayed by virtue of those waves being high-frequency analog signals [74]. At the transmitting as well as the receiving end of such a wireless communication system, processing


Figure 1.2: Hypothetical picture illustrating different blocks that make use of analog/RF modules in a typical RF-SoC (for mobile devices).
(coding/decoding) of radio signals is accomplished by several RF or analog circuit blocks such as low noise amplifiers, phase-locked loops, mixers, and filters [104].

Analog amplifiers are also used at the digital chip boundaries acting as buffers to drive the pins with adequate amounts of current [50]. Direct-current (dc) power-supply required to power digital or analog circuits are composed of analog circuitry. Virtually any system-on-chip (SoC) or custom integrated circuit conceivable ends up having a portion of analog circuitry for accomplishing one or more of the tasks noted above. In other words, analog is everywhere in todays digital world. Figure 1.2 shows the RF/analog circuit portions in a typical RF-SoC of today. Notice that RF/analog circuits contribute to roles from powering up the chip to enabling communication with the external world.

### 1.3 Analog Test Versus Digital Test

Digital circuits have succinct fault models (like the stuck-at fault) allowing the use of "structural" tests that target specific faults instead of testing for the entire functionality of the circuit. They serve as effective replacements of functional tests, thereby obviating long test times that would have otherwise been necessary for running functional tests even on a moderately-sized digital circuit. Consider for example an $n$-input, $m$-output, $g$-gate
digital circuit (without memory elements like flip-flops); testing such a circuit exhaustively for functionality can take $2^{n}$ vectors in the worst-case [33]. Clearly the number of vectors needed to test the circuit is exponential in the number of inputs in the circuit. On the other hand by targeting faults individually (based on a fault model), the number of test vectors needed to test the complete circuit is bounded by the number of faults to be targeted. For this example, it is of the order of $m+n+g$. Consequently, fault model based tests considerably reduce the number of test vectors needed when compared to functional tests for large digital circuits. Common structural defects (e.g., signal line short to power and/or ground rails or other signal lines) in integrated circuits are easier to model as faults in digital circuits due to the fact that the deviant behavior in the presence of a fault can be defined concisely (for example, as an incorrect logic value, of which there are only two possibilities-1 or 0 ) at any node in the digital circuit. This simplicity in fault-modeling is an important factor contributing to the prevalence of structural testing in digital circuits.

In contrast, analog circuits propagate signals through them in a continuum of signal values, requiring a large number of test signals to test the circuit. The deviant behavior in a faulty analog circuit can take a whole spectrum of incorrect values. For example, if the acceptable range of voltage at some node in an analog circuit is $\left[V_{\text {nom }}-V_{\text {tol }}, V_{\text {nom }}+V_{\text {tol }}\right]$, then the faulty behavior can take a whole spectrum of values outside this nominal range. One possible fault model for this situation could be to have a resistor tied to the supply rail and changing the value of that resistor to emulate the incorrect spectrum of voltage values. Unfortunately, there is no one resistance value (or fault-size) that can change the voltage at the node to all incorrect values in the spectrum.

A number of resistor values have to be used to sample the faulty voltage spectra sufficiently. So a large number of fault-injections may be necessary to model a fault even at a single node of an analog circuit. This complexity of fault models makes the model-based testing of analog circuits an unsuitable proposition. The prevalent practice in the industry is to use a large set of signals to functionally qualify or test the circuit. Applying these test


Figure 1.3: Mixed-signal System-on-Chip (SoC) showing size of analog block as a fraction of total die area. Analog interface contributes to about $30 \%$ of the total die area. Chip micrograph courtesy of Neolinear [107].
signals to test analog circuits can take disproportionately large amounts of time. An oftenquoted number is that analog test take as much as $50 \%$ of the total test-time in spite of the analog circuitry occupying less than $15 \%$ of the die-area [2]. See for example the micrographs of two mixed-signal system-on-chip (SoC) integrated circuits shown in Figures 1.3 and 1.4. Both have fairly complex analog features, yet the analog circuit size is no greater than $30 \%$.

### 1.4 Important Challenges in RF/Analog/Mixed-signal Circuit Testing

Previous sections show that analog circuits find their way on almost every system-on-chip type of integrated circuit besides dedicated custom-analog circuits. Heterogeneous integration, increasing wafer sizes, and very fine device geometry have contributed to an increase in analog circuit failure modes that can be harder to catch, degrade the circuit specification in ever more subtle ways, and impact revenue with higher defect level and consequent customer returns. Added to that, innovations in test technology have not kept up with the decreasing manufacturing cost per transistor. As can be seen in the plot in


Figure 1.4: Mixed-signal System-on-Chip (SoC) showing size of analog block as a fraction of total die area. Analog interface contributes to about $12 \%$ of the total die area. Chip micrograph courtesy of Frank Op't Eynde, Alcatel [107].

Figure 1.5, test cost has remained fairly constant with the passing of years, while the cost of manufacturing a transistor has dropped steadily [1]. Furthermore, though analog circuits contribute less than 10-20\% of the chip area, they account for over $50 \%$ of the test cost [2]. This can also be noticed in from the plot in Figure 1.5 where the analog test cost per transistor is almost an order of magnitude higher than digital test cost per transistor.

Test cost stemming from long test-times on expensive ATE is the underlying theme of important test problems in analog/mixed signal circuits.

1. Non-linear, continuous-time, continuous-amplitude nature of analog circuits:

Most analog circuits are non-linear, continuous-time, and continuous amplitude in nature and that makes it a computational challenge to both implement automatic test generation algorithms, and store the large amounts of waveform data that is to be applied to the circuit-under-test in a production test environment.


Figure 1.5: Manufacturing cost per transistor on a die has steadily decreased, while test cost per transistor has remained almost constant [1, 2]. Around 2014, it is expected that testing a transistor will cost more than manufacturing one. Also of note is that the analog/mixedsignal test cost per transistor is almost 10 times that of the digital test cost per transistor.
2. "Functionally-good-enough" testing does not cut the deal:

Testing if a circuit is good-enough (or functional) for some specifications can be relatively easy, but extracting the absolute value of that specification can involve significantly higher effort. For example, in specification testing an RF transceiver, the circuit can be qualified as good if it passes a simple loop-back test. In a loop-back test, the transmitter is tied back to the receiver and the transceiver is considered "pass," if it meets all the receiver specifications, but to make sure that its specifications meet all the regulatory compliance requirements and binning it within a performance bin can be more difficult. Further not all wireless standards permit concurrent operation of transmit and receive modes in a transceiver (which is a prerequisite for loop-back test), and designing the circuit enable this capability can involve major design effort and consequent cost.
3. Inadequate signal visibility at the circuit output:

Analog circuits for specific functions can be small and deeply embedded within a larger circuit. Bringing out these signals to the pads without degrading the signal quality can be a challenge. Further the measurement inaccuracies due to noise (and consequent lack of repeatability) may call for longer measurement times to average out any noise induced errors. Such measurement errors due to noise is uncommon in digital circuits due to the inherent noise margins.
4. Process variation has made life difficult not only for designers, but also for test engineers:

Random manufacturing process variation can have significant impact on analog performance parameters. This is because analog circuits are designed with stringent matching requirements (for example, transistors in both the legs of a current-mirror circuit $[50,51]$ should be a replica of each other lest we risk a high offset current in one branch and the resulting non-linearity if the circuit were to be used in an amplifier). Traditionally testing for sizable manufacturing defects has been the primary concern during test. With process variation induced local variation of circuit parameters, distinguishing between random process variations and recurring small manufacturing defects can be difficult if the deviation in nominal functional performance and defective circuits is small. This is an important concern in analog circuits much like the problem encountered in distinguishing small-delay faults from process variation induced delay faults in digital circuits.

In the next section, we review the efforts spent on RF/Analog circuit testing and diagnosis since the early second-half of the twentieth century.

### 1.5 A Brief History of RF/Analog Test and Diagnosis

Majority of the circuits before the 1960s were analog. These circuits were usually made with discrete components on printed-circuit-boards. There were minimal, if any, monolithic integrated circuits. The traditional research focus was not as much on testing these circuit boards as it was on diagnosis of faulty components on the circuit board. The challenge traditionally lay in determining which component was at fault, so that the broken circuit could be fixed by replacing the faulty component causing the faulty output. This was so because integrated circuits were still nascent, and it was expensive to discard the entire circuit board instead of replacing the few faulty components. The premise was that if there are any circuits that are bad, it is probable that the faulty components could be identified based on certain uniquely associable attributes of the outputs to the components in the circuit. Many researchers $[17,19,46,62,64,73,87,144,150]$ proposed several unique and interesting solutions to the diagnosis problem, which is essentially a fault localization problem. In addition, researchers have also worked on the fault-prediction problem [11, 108, 109, 149], where the circuit output is continuously monitored to predict if any of the circuit-components are about to fail, so they can be replaced in advance of an actual failure. Clearly faultprediction is a more challenging problem than fault-diagnosis. We will first examine the different fault-diagnosis techniques that have been proposed in literature.

### 1.5.1 Taxonomy of Analog Circuit Fault-Diagnosis Techniques

Several different criteria could be used for categorizing fault-diagnosis techniques. The popular method of classification is based on the stage in the testing at which simulation of the circuit is undertaken $[97,106,110]$ :

- Simulation-before-test, and
- Simulation-after-test.

Figure 1.6 [17] shows a taxonomy of fault-diagnosis techniques based on the above criteria.


Figure 1.6: A possible classification of analog circuit fault-diagnosis techniques [17].

## Fault Dictionary Based Diagnosis

Fault-dictionary techniques classified under simulation-before-test techniques in Figure 1.6 are similar to the widely used fault-dictionary based diagnosis approaches for digital circuits [7, 33]. The first step is to define the most likely faults that can be expected in a given circuit. Defining faults is an important step as the dictionary-size is limited by number of faults defined. An appropriate number of test responses are then captured by simulating the circuit-under-test (CUT) by injecting the defined faults one-by-one, such that unique identification of each fault can be possible by deductive reasoning based on the captured responses for all the applied tests before actually subjecting the circuit in question to test. At the time of test, the captured responses are used to identify the fault or localize it to a small 'ambiguity-set' of faults. The test responses can be captured in frequency domain $[31,88,89,133,148]$ or in the time domain $[113,132,147]$, or as a combination of both [78, 114].

## Diagnosis Based on Parameter Identification Techniques

Parameter identification techniques, grouped under simulation-after-test approach in Figure 1.6 involves estimating the deviation in nominal values of circuit components based on voltage/current measurements made at specific nodes in the circuit-under-test for a known input response. The nominal component values and topology of circuit-under-test is known a priori. The deviations in the component values from their nominal values is uniquely determined by solving the set of linear or non-linear equations of the circuit (as determined by the circuit topology). Such circuits for which component values are uniquely determinable based on a few measurements are said to be element-value-solvable [20, 21, 22] circuits and are amenable to parameter identification techniques.

## Diagnosis Based on Fault Verification Techniques

Fault verification techniques are based on the premise that for a circuit of $n_{c}$ components, with $n_{m}$ measurements taken at test, all the faulty elements ( $n_{f}$ in number) can be uniquely identifiable if $n_{f}$ is very small, such that the inequality $n_{f} \ll n_{m}<n_{c}$ is satisfied. The faulty elements are identified by checking the consistency of certain equations which are invariant on the changes in the faulty component values [49, 69, 105, 146].

## Approximation Techniques for Diagnosis

Approximation techniques are able to localize faults with limited number of measurements. Two prominent types of approximation techniques are probabilistic [30, 71] and optimization-based [60, 81, 102]. In probabilistic diagnosis techniques all the circuit faultsimulation is done before test and can be classified under simulation-before-test. Their working principles are very similar to the dictionary based approach. Optimization techniques, on the other hand, optimize some pre-determined criterion to find the most likely faulty element. For example, the $L_{2}$ approximation technique $[81,102]$ uses weighted least squares


Figure 1.7: A possible classification of analog circuit test techniques.
criterion in identifying the-most-likely faulty element-the element that has undergone the largest deviation from its nominal value.

However, with the advent of integrated circuits, things began to change. Cost of manufacturing even complex circuits, with fairly large component counts, was cheaper than building the bulky boards. The focus slowly shifted from finding the faulty component, or diagnosis, to finding out if the overall circuit behaved as it was designed to behave. We will now examine taxonomy of efforts in analog circuit testing that are geared towards different aspects of the test problem, all of which can be either categorized as aiming to reduce the analog test cost, or increase the testability of the circuit and test-quality.

### 1.5.2 Taxonomy of RF/Analog Circuit Test Techniques

Figure 1.7 shows the taxonomy of test techniques for analog/RF circuits. The different analog test techniques that are proposed in literature can be classified under three broad categories: functional, structural, and alternate (combination of functional and structural) testing. We shall now review each of the categories and sampling of different test techniques that have been proposed under each of those categories.


Figure 1.8: Specification testing of analog/mixed-signal circuits in a production test setting.

## Specification-Based Testing

The traditional and widely prevalent approach to analog/RF test has been to test the circuit specifications against a list of acceptable limits for each of those specifications. The circuit is deemed to be "Pass," if all its specifications are within the acceptable limits; else it is considered "Fail". Figure 1.8 shows an illustrative picture of how specification based testing is carried out in a production test setting. This approach, though widely prevalent, is expensive even for a pass/fail type of test. The higher test cost stems from large amounts of input stimulus to be applied on the circuit-under-test for measuring all the specifications contributing to the test time on expensive test equipment [32, 79, 91, 112]. In addition, there is the simulation overhead to develop the input stimulus needed for production testing of all specifications [66, 82, 153].

## Fault-Model Based Test Techniques

In fault-model based test techniques, the primary objective is to abstract the many physical defects that occur in manufacturing into its electrical equivalent such that tests can target these faults instead of the circuit specifications. The expectation is that testing for these faults will sufficiently cover all the specifications and will do so in a shorter time than the time required for testing the specifications themselves. Typical fault models for
analog circuits are component opens and shorts that mimic large defects that can significantly deviate the behavior of the component. Such faults are known as catastrophic faults. Examples of catastrophic faults can be resistor open or short. Defects that lead to small deviations in functionality of the circuit components are modeled as fractional drifts from the nominal values of the circuit element (usually beyond the component tolerance limit), and are called parametric faults or soft faults. Examples of parametric faults can be $\pm 10 \%$ deviation in the nominal value of the resistor. Number of such fault models have been developed for different components in analog circuits [141]. Different fault-model based test schemes $[29,36,53,55,57,58,80,90,100,101,130,131]$ have been proposed in literature. We briefly discuss a representative set of these techniques.

Sensitivity based test and diagnosis techniques [57, 58, 129] constitute testing circuit specifications using the sensitivity of the specifications to components in the circuit. The sensitivity, $S_{p}^{C}$, of a circuit-specification, $C$, to a circuit-component, $p$, is defined as:

$$
\begin{equation*}
S_{p}^{C}=\frac{\frac{\delta C}{C}}{\frac{\delta p}{p}} \tag{1.1}
\end{equation*}
$$

This sensitivity of specifications to the circuit components is leveraged to both test and diagnose the circuit for component faults. Whenever a circuit component undergoes deviation from its nominal, fault-free value, multiple circuit specifications can be tracked, and along with the sensitivity matrix relating the specifications to the circuit components, the most likely circuit component at fault can be determined.

Transfer function based testing [53] proposes the use of modeling the circuit in the frequency domain through the transfer function of the circuit's output with respect to its input. By using a frequency rich input signal, the transfer function of the circuit-under-test is estimated. This transfer function is then compared with the ideal circuit transfer function and any deviation in the coefficients of transfer function beyond an acceptable threshold is treated as a "fail," and a full conformance of all coefficients to pre-determined limits on
the coefficient values is treated as a "pass." The acceptable limits on the coefficients are determined by evaluating the coefficients at different fault sizes of the circuit components.

## Alternate Test Techniques

Alternate test techniques [56, 151, 156, 154] combine the prowess of fault-model based testing with specification-based testing, in that, they target certain key circuit variables such as currents and voltages (commonly referred to as circuit-signatures) at critical nodes instead of the actual specification, yet they deliver a go/no-go judgment on the circuit-under-test based on whether or not the CUT meets all the specification limits set in the data-sheet. Chapter 2 discusses this approach in detail and we reserve this discussion until then.

### 1.5.3 Efforts on Test Cost Reduction for Analog Circuits

## Test Re-ordering

Test re-ordering involves changing the sequence of specification tests in order to optimize the test sequence for some predetermined objective. Test sequence can be optimized to reveal the failure modes of the devices, which may be helpful early in the production test setting for yield ramp up by identifying the most common causes of failure and fixing them [83, 85]. As the process flow matures, an objective to be optimized for is the test-time since test-time (the time spent by DUT on an expensive ATE) is an important contributor to the overall production test cost [25].

## Redundant Test Elimination

Production test cost is primarily due to the long test-times (stemming from the longinput stimuli) needed for RF/analog devices. With specification tests, where different specifications are tested for in sequence, there is a possibility of dropping certain specifications that may subsume other specifications. For example in case of an ADC testing if the integral
non-linearity (INL) specification is $\pm 0.5$ LSB and differential non-linearity (DNL) specification is $\pm 1$ LSB, then there is no need for a separate code sweep measurement for DNL specification testing. Eliminating tests for such redundant specifications has been proposed in [84]. Similarly, depending on the chip fall out data from the failed chip statistics, one may be able to leverage the tests that uncover the most defects or fail the most chips. Keeping such tests in the test flow helps retain the quality of the shipped parts while cutting out unnecessary tests that do not add value to the test flow. Techniques based on statistical analysis to eliminate redundant tests for analog and mixed-signal circuits have been proposed in $[24,25]$.

## DfT Efforts in the Analog/Mixed-Signal Test Domain

As predicted in the test/manufacturing cost curve shown in Figure 1.5, over the years, the cost of putting a transistor on the die has gone down exponentially and is converging with the cost of testing one. It is predicted that the future cost of circuits will be limited by its test cost. This has led to the explosion of techniques to drive the test cost lower by adding extra hardware on the chip such that the manufacturing cost incurred in the process is offset by the test cost savings. Several researchers have developed design-for-test (DfT) techniques needed to address this problem. The most prominent industry-wide DfT for analog portions in a mixed-signal SoC is the IEEE standard analog bus for test access to analog blocks in a DUT. Literature on DfT other than test access for analog and mixed signal circuits has primarily been on built-in self test schemes for ADC/DAC [14, 145].

### 1.6 Contributions of this Thesis

The principal problem addressed in this thesis is that of designing high-sensitivity circuit-test signatures that are capable of uncovering both parametric and catastrophic faults in RF/analog/mixed-signal circuits. In addition, the proposed signatures have high correlation with specifications of the circuit so that these circuit-signatures can replace actual
circuit specifications as is the practice in alternate test framework for $\mathrm{RF} /$ analog and mixedsignal circuits. Further, these signatures have been demonstrated to work well for diagnosis of faulty circuit elements. Finally, bounds on the defect level and fault coverage achievable while using these signatures is theoretically evaluated and validated through simulations on a number of benchmark RF/analog circuits.

### 1.7 What Lies Ahead?

Chapter-wise summary of the thesis is as follows. First chapter provided an introduction to the analog test problem, important challenges today in this area, and the existing methods in the literature. In the second chapter, entitled "Signature Based Testing of RF, Analog and Mixed-Signal Circuits," we take a closer look at the use of signatures in lieu of actual specifications. This chapter forms the basis of the remaining chapters in the thesis which builds on the notion of signatures, thereby proposing stronger and better ones as we go try to increase their sensitivity and correlation to specification measurements. In Chapter 3, we introduce polynomial coefficients of the circuit function which are used as signatures in a closed-form sense to build a model that can accurately detect parametric faults (also known as soft faults). Chapter 4 describes an enhanced sensitivity transformation on polynomial coefficients called V-transform that can deliver almost confidence levels of up to $98 \%$ in the detected parametric faults. Chapter 5 discusses an alternate signature that needs little or no input signal design effort. It leverages moments of the probability distribution at the output to uncover faults that are otherwise hidden. It uses a simple distribution function of the input. Chapter 6 provides a formulation, with examples to compute upper bound on the defect level and lower bound on the fault coverage achievable in signature-based test methods. We draw conclusions in Chapter 7, with some thoughts forward-looking ideas that can further enhance the correlation of circuit-signatures to specification through adaptive testing.

## Chapter 2

Signature Based Testing of RF, Analog and Mixed-Signal Circuits

### 2.1 The Need for Circuit Signatures

In a conventional specification based test methodology, as we saw in the previous chapter, the circuit is classified as "good" or "bad" depending on whether it conforms to the designed specifications listed on the data-sheet. To make the measurements on these circuits, expensive instrumentation is needed and devices end up spending considerable amounts of time on these expensive instruments. Circuit signatures circumvent this problem by eliminating the need for measuring the circuit specifications themselves. Instead, signature based testing seeks to replace expensive specification measurement with a direct measurement that is low-cost, in that, it either does not need expensive instrumentation or can be measured in a fraction of the time required to make a full-specification measurement on an expensive tester. Examples of circuit signatures include the supply current drawn by the circuit for a pre-determined input [10], the temperature at specific neighborhoods of the circuit [5], output voltage envelope $[155,156]$, the spectral coefficients of the supply current and voltage, and a combination of one or more of these [18].

### 2.2 Attributes of an Ideal Signature

Good signatures are required to be able to replace specification measurements. But the buyer of an integrated circuit is interested in the specification of the part being purchased. So an indirect measurement or signature that seeks to replace specification should be a very good replacement of the circuit-specification. This means, the correlation of the circuits chosen signature to the actual specification should be very good. Further, for signatures to


Figure 2.1: Scatter plot of measurements showing the signature on the X -axis and the circuit specification on the Y-axis. An ideal signature will have all points lined up along a straight line such that there is perfect correlation between the signature and the specification.
be practically useful, it should be possible to extract them in a production test setting within a fraction of the time required to extract the actual specification measurements themselves. We now briefly go over each of these attributes:

1. High sensitivity signatures detect sufficiently small parametric faults, thus augmenting existing fault model based test schemes. Signatures should be sensitive to changes in component values beyond their tolerance range. This will ensure they signatures are capable of detecting small parametric faults that are the result of local process variations.
2. High correlation with circuit specifications augmenting alternate circuit test schemes. Signatures are expected to replace actual circuit specifications, so they should be as accurate as possible in predicting the specifications. The more accurate the capability of the signature, the smaller is the yield loss and defect level. Figure 2.1 shows the
scatter plot where the points lined up together (resulting from good correlation between specification and signature) will lead to fewer parts misclassified.
3. Small area overhead requires little additional hardware on chip for production testing.
4. Large number observables handy in diagnosis.
5. Suitable for large class of circuits - there are a variety of classes of analog circuits and the concerned test scheme should be amenable to all of them.
6. Aids distinction of small defects from process variation (PV) induced faults - current need in advanced technology nodes.
7. Amenable to self-test building structures on the circuit, and using signatures that aid in testing the circuits themselves can speed-up the test process as all the fabricated dies can be tested in parallel.

### 2.3 Analog Circuit Testing Based on Signatures: Test Methodology

## 1. Selecting good signatures

The choice of test signatures can be a significant factor in the efficacy of the signature test scheme for testing any circuit. A signature that is capable of capturing most specifications over a wide range of values will ensure high test quality, i.e., a test that results in low defect level and yield loss.
2. Designing good input signals Input signals that bring out all the circuit characteristics are important for ensuring that the signatures serve as a good replacement to the circuit specification. In fact, the combination of input signal and output signature works in tandem to provide the needed robustness for replacing an actual circuit specification with the circuits signature.

## 3. Monte-Carlo circuit simulation

Circuit components can vary about their nominal values; it is important that the signature chosen have good correlation to the specification over the variation range of the component. Heuristically chosen limits for the component variation is from $-3 \sigma$ to $+3 \sigma$. Numbers for $\sigma$ range from a low of $2 \%$ (for thin film resistors) to a high of $15 \%$ (advanced technology node transistors) for different components.

## 4. Defect filtering

This step involves choosing the simulation output by weeding out the outliers to build a good regression model. While it is important the signatures correlate well to the specification over the nominal component range, it is important that there is no correlation between the circuit specification and signature for the outlying component values. Defect filtering is a step that ensures any outliers in the circuit simulation are weeded out so that only the ideal circuit response is available for regression modeling between signature and the circuit specification. Popular defect filters use techniques from machine-learning for distinguishing the circuit-output [137, 139, 140] of a nominally good circuit (whose specification is within some predefined range) from a bad one.
5. Building a regression model or a neural network classifier

Regression modeling is a step where a relational model relating the circuit signatures to the circuit specification that the signature seeks to replace is formulated. Multivariate Adaptive Regression Splines (MARS) [47] is a method that efficiently builds a regression model with only a small number of training samples - essentially pairs of specification and signature for different inputs applied to the circuit in question [59].
6. Predicting specification from indirect measurements

Once an adequate regression model is available, the device-under-test (DUT) is applied with a stimulus to elicit a response, which is then used to predict the specification of
the circuit. If the regression model predicts a specification that is significantly deviant from the nominal range of acceptable specifications, then the DUT is classified as faulty; whereas if the deviation of the predicted specification is close to the boundary of the acceptable specification range, then the DUT can be either retested with actual specification measurements to minimize misclassification or the test procedure can rely solely on the indirect measurement (or signature), in which case there can be a defect level/yield loss penalty.

## 7. Improving the models in closed loop

The regression model built in the previous step can be continuously tuned to improve the correlation between test signature and specification. This is typically done by having an online training method that updates the regression model based on the actual specification measured on a small sample of training devices right off the production line.

### 2.4 Conclusion

This chapter introduced the signature based test scheme and described the important constituent steps in this test methodology. In the next chapter we will examine polynomial coefficients as a circuit-test signature. We will demonstrate its use for fault detection and diagnosis on common analog circuits such as elliptic filter and low noise amplifier.

## Chapter 3

Polynomial Coefficients as Test Signatures

### 3.1 Introduction

An analog circuit is called either linear or non-linear based on the type of input-output behavior it displays [38, 68]. Linear circuits preserve linearity and homogeneity of output with the input, and can be described by a linear constant coefficient differential equation [27]. Typically, in the time domain, the output $y(t)$ may be expressed as a function of input $x(t)$, as follows:

$$
\begin{equation*}
\sum_{m=1}^{M} a_{m} \frac{d^{m} y}{d t^{m}}+a_{0} y=\sum_{n=1}^{N} b_{n} \frac{d^{n} x}{d t^{n}}+b_{0} x \quad(M>N) \tag{3.1}
\end{equation*}
$$

where $a_{m}, b_{n} \in \Re \forall m, n \in Z$. The general solution for (3.1) is of the form (3.2), where $H(t) \in \Re$ is a real function of time $t$.

$$
\begin{equation*}
y(t)=H(t) x(t) \tag{3.2}
\end{equation*}
$$

Linear circuits are mainly composed of passive components [38]. Typical examples include $R C$ and $L C$ ladder filters and resistive attenuators among others.

In case of non-linear circuits, coefficients $a_{m}, b_{n} \forall m, n$ in (3.1) are functions of $x$ and a general solution in time domain for such circuits can be expressed as in (3.3), where $H_{n} \forall n$ are real functions of $t$.

$$
\begin{equation*}
y(t)=\sum_{n=1}^{n=N} H_{n}(t) x^{n}(t) \tag{3.3}
\end{equation*}
$$

Testing of linear circuits is well studied and several methods can be found in the literature [53, 85, 90, 93]. Savir and Guo [53] describe a method in which the circuit is modeled as a linear time-invariant (LTI) system. They obtain the transfer function of the circuit in


Figure 3.1: A second order low pass filter.
the frequency domain, which is of the following form:

$$
\begin{equation*}
H(s)=\frac{\sum_{i=0}^{M} a_{i} s^{i}}{\sum_{i=0}^{N} b_{i} s^{i}} \quad(M<N) \tag{3.4}
\end{equation*}
$$

The coefficients of the transfer function, i.e., $a_{i}$ and $b_{i}$, are all functions of circuit parameters and these are tracked to monitor drift in circuit parameters. The CUT is subjected to frequency rich input signals and the output voltage alone is observed. With these inputoutput pairs they estimate the transfer function coefficients of CUT. Next they compare these transfer function coefficient estimates with the ideal circuit transfer function coefficients, which are known a priori. The CUT is classified faulty if any of the estimated coefficients is beyond the tolerable range. For example, the circuit shown in Figure 3.1 is a second order low pass filter and has a transfer function given below:

$$
\begin{equation*}
H(s)=\frac{1}{\left(R_{1} R_{2} C_{1} C_{2}\right) s^{2}+\left(R_{1} C_{1}+\left(R_{1}+R_{2}\right) C_{2}\right) s+1} \tag{3.5}
\end{equation*}
$$

Clearly the coefficients of the transfer function, $b_{0}=1$, $b_{1}=\left(R_{1} C_{1}+\left(R_{1}+R_{2}\right) C_{2}\right), b_{2}=$ $R_{1} R_{2} C_{1} C_{2}$, are functions of circuit parameters $R_{1}, R_{2}, C_{1}, C_{2}$. Assuming single parametric faults, they find the minimum drift in any of the circuit component values that will cause the coefficients $b_{1}$ or $b_{2}$ ( $b_{0}$ here is a constant) to drift outside a tolerance range. However, this method [53] necessarily needs the CUT to be linear, as a frequency domain transfer function is possible only for a LTI system.


Figure 3.2: Cascade amplifier

Several methods have been proposed for parametric fault testing of non-linear circuits [6, $35,37,40,44,52,75,99]$. A prominent method in the industry is the $\mathrm{I}_{\mathrm{DDQ}}$ testing where quiescent current from the supply rail is monitored and sizable deviations from its expected value are monitored. However, this requires augmentation of the CUT. For example, in the simplest case a regulator supplying power to any sizable circuit has to be augmented with a current sensing resistor and an ADC (for digital output). Subsequently, analysis is performed on the sensed current. $\mathrm{I}_{\mathrm{DDQ}}$ is found suitable only for catastrophic faults as the current drawn from the supply may be distinguishable when there is some "large enough" fault to change the quiescent current by a distinguishable amount. For example, with resistor $R_{2}$ being open in Figure 3.2, the current drawn from supply can change by $50 \%$ of its nominal quiescent value. Such faults can typically be found by monitoring $I_{D D Q}$ using a current sensor. However, parametric deviations, say, less than $10 \%$ from their nominal value cannot be observed using this scheme. This is especially so for the very deep submicron circuits where the leakage currents can be comparable to the defect induced current [45]. It is therefore useful to develop a method to detect parametric faults while testing with less circuit augmentation.

To address the issue of parametric deviation, we would typically need more observables to have an idea about the parametric drift in circuit parameters. This would mean an increase in the complexity of the sensing circuit. However, we would also want minimal augmentation to tap any of the internal circuit nodes or currents. To overcome these seemingly contrasting
requirements the method intended should have some way of "seeing through" the circuit with only the outputs and inputs at its disposal. References [53, 93] give such strategies for linear circuits as described earlier.

To extend this idea to general non-linear circuits we adopt a strategy where we express the function of the circuit as a polynomial using a Taylor series expansion [72] in terms of input voltage $v_{i n}$, about the point $v_{i n}=0$ as follows:

$$
\begin{gather*}
v_{\text {out }}=f\left(v_{\text {in }}\right)= \\
\cdots(0)+\frac{f^{\prime}(0)}{1!} v_{i n}+\frac{f^{\prime \prime}(0)}{2!} v_{i n}^{2}+\frac{f^{\prime \prime \prime}(0)}{3!} v_{i n}^{3}+  \tag{3.6}\\
\\
\cdots+\frac{f^{(n)}(0)}{n!} v_{i n}^{n}+\cdots
\end{gather*}
$$

where $f(x)$ is a real function of $x$.
This method is very general as any analog circuit can be tested using this model. The technique applies equally well to linear circuits, which are a subclass of the general nonlinear circuits considered in this paper. The accuracy, resolution and observability of faults uncovered depends on the degree of expansion of the coefficients in (3.7). Ignoring the higher order terms in (3.6), we can expand $v_{o u t}$ up to the $n^{t h}$ power of $v_{i n}$, which gives us the approximation in (3.7). In order to increase the available observables to better track down parametric faults we can expand $v_{\text {out }}$ at multiple frequencies. Thus, we will have $m \times(n+1)$ observables where $m$ is the number of tones (frequencies) including DC at which $v_{o u t}$ is expanded and $n$ is the degree of expansion [55]:

$$
\begin{equation*}
v_{\text {out }}=a_{0}+a_{1} v_{\text {in }}+a_{2} v_{\text {in }}^{2}+\cdots+a_{n} v_{\text {in }}^{n} \tag{3.7}
\end{equation*}
$$

where $a_{0}, a_{1}, a_{2}, \ldots, a_{n}$ are all real functions of circuit parameters $p_{k} \forall k$.

A special case of DC test, that detects a subset of faults, was given in a recent paper [125]. Further, we assume that normal parameter variations (normal drift) in a good circuit are within a fraction $\alpha$ of their nominal value, where $\alpha \ll 1$. That is, every parameter $p_{i}$
is allowed to vary within the range $p_{k, n o m}(1-\alpha)<p_{k}<p_{k, \text { nom }}(1+\alpha) \forall k$, where $p_{k, n o m}$ is the nominal value of parameter $p_{k}$. Whenever one or more of the coefficient values slip outside its individual hypercube we get a different set of coefficients reflecting a detectable fault. Therefore, equation (3.8) describes the hypercube for all parameters that correspond to either good machine values or undetectable parametric faults [35, 53, 99]:

$$
\begin{equation*}
a_{i, \min }<a_{i}<a_{i, \max } \quad \forall i, \quad 0 \leq i \leq n \tag{3.8}
\end{equation*}
$$

The experimental results and ideas presented in this chapter are taken from the papers $[117,125,126,128]$ by the author. This chapter is organized as follows. Section 2 analyzes the coefficients of the polynomial expansion of the function $f\left(v_{i n}\right)$ and determines the detectable fault sizes of parameters. In Section 3, we describe the problem at hand and discuss the proposed solution with an example. In Section 4, we generalize the solution to an arbitrarily large circuit. Section 5 presents the simulation results for some standard circuits. Section 6 outlines the method of fault diagnosis using the proposed method and we conclude in Section 7.

### 3.2 Preliminaries

The coefficients $a_{i} \forall i 0 \leq i \leq n$ are, in general, non-linear functions of circuit parameters $p_{k} \forall k$. The rationale behind using these coefficients as metrics in classifying CUT as faulty or fault free is based on the dependence of the coefficients on circuit parameters.

### 3.2.1 Analysis of Polynomial Coefficients

We derive several significant results that are relevant to the subsequent analysis.

Theorem 3.1 If coefficient $a_{i}$ is a monotonic function of all parameters, then $a_{i}$ takes its limiting (maximum and minimum) values when at least one or more of the parameters are at the boundaries of their individual hypercube.

Lemma 1 If coefficient $a_{i}$ is a non-monotonic function of one or more circuit parameters $p_{i}$, then $a_{i}$ can take its limiting values anywhere inside the hypercube enclosing the parameters.

From Theorem 3.1 and Lemma 1 it is clear that by exhaustively searching the space in the hypercube of each parameter we can get the maximum and minimum values of the polynomial coefficient. Typically this can be formulated as a non-linear optimization problem to find the maximum and minimum values of coefficient with constraints on parameters allowing only a normal drift.

Theorem 3.2 In polynomial expansion of non-linear analog circuit there exists at least one coefficient that is a monotonic function of all circuit parameters.

From Lemma 1 and Theorem 3.2 we find that circuit parameter deviations have a bearing on coefficients and monotonically varying coefficients can be used to detect parametric faults of the circuit parameters.

Theorem 3.3 $A$ continuous non-monotonic function $f: \Re \rightarrow \Re$ can be decomposed into piecewise monotonic functions as follows:

$$
\begin{gather*}
f(x)=f(x) u\left(x_{0}-x\right)+f(x)\left(u\left(x-x_{0}\right)-u\left(x-x_{1}\right)\right)+ \\
f(x)\left(u\left(x-x_{1}\right)-u\left(x-x_{2}\right)\right)+\cdots  \tag{3.9}\\
+f(x)\left(u\left(x-x_{n-1}\right)-u\left(x-x_{n}\right)\right)
\end{gather*}
$$

where $x_{0}, x_{1}, \cdots x_{n}$ are all stationary points of $f(x)$ and
$u(x)= \begin{cases}1 & \forall x \geq 0 \\ 0 & \forall x<0\end{cases}$
Using Theorem 3.3, we can express every polynomial coefficient as a monotonic function of circuit parameters and thus we can use every coefficient to track the drifts in circuit parameters.

### 3.2.2 Definitions

Definition 1 Minimum size detectable fault (MSDF), ( $\rho$ ) of a parameter is defined as the minimum fractional deviation of a circuit parameter from its nominal value for it to be detectable with all other parameters being held at their nominal values. The fractional deviation can be positive or negative and is named upside-MSDF (UMSDF) or downside-MSDF (DMSDF), accordingly.

Definition 2 Nearly-minimum size detectable fault (NMSDF), ( $\rho^{*}$ ) of a parameter is defined as some fractional deviation of the circuit parameter from its nominal value with all the other parameters being held at their nominal values that is close to its MSDF with an error, $\epsilon$ (infinitesimally small). That is,

$$
\begin{equation*}
\epsilon=|\rho-\rho *| \quad \epsilon \ll 1 \tag{3.10}
\end{equation*}
$$

NMSDF also has notions of upside and downside as in the case of MSDF. In equation (3.10), $\epsilon$ can be perceived as a coefficient of uncertainty about the MSDF of a parameter. Let $\psi$ be the set of all coefficient values spanned by the parameters while varying within their normal drifts, i.e.,

$$
\begin{aligned}
\psi=\{ & \left.v_{0}, v_{1}, \cdots, v_{n} \mid v_{0} \in A_{0}, v_{1} \in A_{1}, \cdots, v_{n} \in A_{n}\right\} \\
& \forall_{k} \quad p_{k, \text { nom }}(1-\alpha)<p_{k}<p_{k, \text { nom }}(1+\alpha)
\end{aligned}
$$

Note that by Definitions 1 and 2, $\psi$ includes all possible values of coefficients that are not detectable. Any parametric fault inducing coefficient value outside this set $\psi$ will result in a detectable fault.

### 3.3 Problem Description and Sketch of Solution

We shall first give an illustrative example of calculation of limits for polynomial coefficients for a simple circuit using MOS transistors. We shall follow this up with MSDF values for the circuit parameters.

Example: A two stage amplifier

Consider the cascade amplifier of Figure 3.2. The output voltage $V_{\text {out }}$ in terms of input voltage results in a fourth degree polynomial equation as follows:

$$
\begin{equation*}
V_{\text {out }}=a_{0}+a_{1} V_{\text {in }}+a_{2} V_{\text {in }}^{2}+a_{3} V_{\text {in }}^{3}+a_{4} V_{\text {in }}^{4} \tag{3.11}
\end{equation*}
$$

where the constants $a_{0}, a_{1}, a_{2}, a_{3}$ are defined symbolically in (3.12) for M1 and M2 operating in saturation region, as follows

$$
\begin{align*}
& a_{0}=V_{D D}-R_{2} K\left(\frac{W}{L}\right)_{M 2}\left\{\left(V_{D D}-V_{T}\right)^{2}+R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{M 1}^{2} V_{T}^{4}-2\left(V_{D D}-V_{T}\right) R_{1}\left(\frac{W}{L}\right)_{M 1} V_{T}^{2}\right\} \\
& a_{1}=R_{2} K\left(\frac{W}{L}\right)_{M 2}\left\{4 R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{M 1}^{2} V_{T}^{3}+2\left(V_{D D}-V_{T}\right) R_{1} K\left(\frac{W}{L}\right)_{M 1} V_{T}\right\} \\
& a_{2}=R_{2} K\left(\frac{W}{L}\right)_{M 2}\left\{2\left(V_{D D}-V_{T}\right) R_{1} K\left(\frac{W}{L}\right)_{M 1}-6 R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{M 1}^{2} V_{T}^{2}\right\} \\
& a_{3}=4 V_{T} K^{3}\left(\frac{W}{L}\right)_{M 1}^{2}\left(\frac{W}{L}\right)_{M 2}^{2} R_{1}^{2} R_{2} \\
& a_{4}=-K^{3}\left(\frac{W}{L}\right)_{M 1}^{2}\left(\frac{W}{L}\right)_{M 2}^{2} R_{1}^{2} R_{2} \tag{3.12}
\end{align*}
$$

Nominal values of $V_{D D}=1.2 \mathrm{~V}, V_{T}=400 \mathrm{mV},\left(\frac{W}{L}\right)_{M 1}=\frac{1}{2}\left(\frac{W}{L}\right)_{M 2}=20$, and $K=100 \mu \mathrm{~A} / V^{2}$ are substituted to get coefficients in terms of parameters $R_{1}$ and $R_{2}$ as given by,

$$
\begin{align*}
& a_{0}=1.2-R_{2}\left(2.56 \times 10^{-3}+1.024 \times 10^{-7} R_{1}^{2}-5.12 \times 10^{-4} R_{1}\right. \\
& a_{1}=4.096 \times 10^{-9} R_{1}^{2} R_{2}+5.12 \times 10^{-6} R_{1} R_{2} \\
& a_{2}=1.28 \times 10^{-5} R_{1} R_{2}-1.536 \times 10^{-8} R_{1}^{2} R_{2}  \tag{3.13}\\
& a_{3}=2.56 \times 10^{-8} R_{1}^{2} R_{2} \\
& a_{4}=1.6 \times 10^{-8} R_{1}^{2} R_{2}
\end{align*}
$$

To find the limiting values of the coefficient $a_{0}$ we assume the parameters $R_{1}$ and $R_{2}$ deviate by fractions x and y from their nominal values, respectively. Maximizing $a_{0}$ we have the objective function as given by (3.14), subject to constraints 3.15 through 3.19. Note that here we have set out to find MSDF of $\mathrm{R}_{1}$. Similar approach can be used to find the MSDF of $R_{2}$ :
$1.2-R_{2, \text { nom }}(1+y)\left\{2.56 \times 10^{-3}+1.024 \times 10^{-7} R_{1, \text { nom }}^{2}(1+x)^{2}-5.12 \times 10^{-4} R_{1, \text { nom }}(1+x)\right\}$

$$
\begin{align*}
4.096 & \times 10^{-9} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y) \\
+5.12 & \times 10^{-6} R_{1, \text { nom }}(1+x) R_{2, \text { nom }}(1+y)  \tag{3.15}\\
& =4.096 \times 10^{-9} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }} \\
& +5.12 \times 10^{-6} R_{1, \text { nom }}(1+\rho) R_{2, \text { nom }}
\end{align*}
$$

Table 3.1: MSDF for cascade amplifier of Figure 3.2 with $\alpha=0.05$.

| Circuit <br> parameter | \%upside <br> MSDF | \%downside <br> MSDF |
| :---: | :---: | :---: |
| Resistor $\mathrm{R}_{1}$ | 10.3 | 7.4 |
| Resistor $\mathrm{R}_{2}$ | 12.3 | 8.5 |

$$
\begin{gather*}
1.28 \times 10^{-5} R_{1, \text { nom }}(1+x) R_{2, \text { nom }}(1+y) \\
-1.536 \times 10^{-8} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y)  \tag{3.16}\\
=1.28 \times 10^{-5} R_{1, \text { nom }}(1+\rho) R_{2, \text { nom }} \\
-1.536 \times 10^{-8} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }} \\
2.56 \times 10^{-8} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y)  \tag{3.17}\\
=2.56 \times 10^{-8} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }} \\
1.6 \times 10^{-8} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y)  \tag{3.18}\\
=1.6 \times 10^{-8} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }} \\
\quad-\alpha \leq x, y \leq \alpha \tag{3.19}
\end{gather*}
$$

The extreme values for $x$ and $y$ on solving the set of equations 3.15 through 3.19 are obtained as, $x=-\alpha$ and $y=-\alpha$, and this gives us the MSDF value for $R_{1}$, as $\rho$,

$$
\begin{equation*}
\rho=(1-\alpha)^{1.5}-1 \approx 1.5 \alpha-0.375 \alpha^{2} \tag{3.20}
\end{equation*}
$$

Table 3.1 gives the MSDF for $R_{1}$ and $R_{2}$ based on above calculation.

### 3.4 Generalization

In general, the calculation as described above cannot be done for an arbitrarily large circuit. Such circuits are handled by obtaining a nominal numeric polynomial expansion of the fault free circuit. This is done by sweeping the input voltage across all possible values and
noting the corresponding output voltages using any of the standard circuit simulators like SPICE [98, 4]. Now, the output voltage is plotted against the input voltage. A polynomial is fitted to this curve and the coefficients of this polynomial are taken to be the nominal coefficients of the desired polynomial. The circuit is simulated for different drifts in the parameter values at equally spaced points from inside the hypercube enclosing each circuit parameter, spaced at a suitably chosen resolution $(\epsilon)$. Polynomial coefficients are obtained for each of these simulations. The maximum and the minimum values of a coefficient in this search are taken as the limiting values on that coefficient. This process of modeling the circuit as a polynomial expansion and obtaining limit values on coefficients is repeated at "key" frequencies of interest. For example, the cut-off frequency in case of a non-linear filter can be a good candidate for such characterization. Once the limit values on all coefficients have been determined the CUT is subjected to full range of input at DC and each of the "key" frequencies. Its response to input sweep is curve fitted to a polynomial of order same as the fault free circuit. If there are any coefficients that lay outside the limit values of corresponding coefficients of the fault free circuit, we can conclude the CUT is faulty. The converse is also true with a high probability that is inversely proportional to coefficient of uncertainty $\epsilon$. Flow chart in Figure 3.3 summarizes the process of numerically finding the polynomial and finding the bounds on coefficients. Flow chart in Figure 3.4 outlines the procedure to test CUT using the described method.

### 3.5 Experimental Results

Example 1: An Elliptic Filter. We subjected an elliptic filter shown in Figure 3.5 to Polynomial Coefficient based test. The circuit parameter values are as in the benchmark circuit maintained by Stroud et al. [70]. We simulated the circuit at four different frequencies. Two of them were chosen close to its 3 dB cut-off frequency $\left(f_{c}\right)$, which is 1000 Hz . The estimated polynomial expansions obtained by curve fitting the I/O plots at DC and the frequencies $f=100 \mathrm{~Hz}, 900 \mathrm{~Hz}, 1000 \mathrm{~Hz}$ and 1100 Hz are given in 3.21 through 3.25 and


Figure 3.3: Flow chart showing fault simulation process and bounding of coefficients.
the corresponding plots tracing I/O response with polynomial are shown in Figures 3.6 through 3.10. The combinations of parameter values leading to limits on the coefficients for the tone at 1000 Hz are shown in Table 3.5. Further, the pass/fail detectabilities of several injected faults are tabulated in Table 3.6.

In our ongoing work, we are testing this technique on other common non-linear circuits like logarithmic amplifiers [63] whose results we will furnish in a forthcoming paper.

$$
\begin{gather*}
v_{\text {out }}=4.5341-3.498 v_{\text {in }}-2.5487 v_{\text {in }}^{2}+2.1309 v_{i n}^{3}-0.50514 v_{\text {in }}^{4}+0.039463 v_{\text {in }}^{5}  \tag{3.21}\\
v_{\text {out }}=3+7.9 v_{\text {in }}-11 v_{i n}^{2}+4.4 v_{\text {in }}^{3}-0.78 v_{i n}^{4}+0.049 v_{i n}^{5} \tag{3.22}
\end{gather*}
$$



Figure 3.4: Flow chart outlining test procedure for CUT.

$$
\begin{gather*}
v_{\text {out }}=2.5+5.4 v_{\text {in }}-8.6 v_{\text {in }}^{2}+4 v_{\text {in }}^{3}-0.77 v_{\text {in }}^{4}+0.054 v_{\text {in }}^{5}  \tag{3.23}\\
v_{\text {out }}=1.1707+2.4132 v_{\text {in }}-3.8777 v_{\text {in }}^{2}+1.8035 v_{\text {in }}^{3}-0.3465 v_{\text {in }}^{4}+0.023962 v_{\text {in }}^{5}  \tag{3.24}\\
v_{\text {out }}=0.23+0.48 v_{\text {in }}-0.74 v_{\text {in }}^{2}+0.34 v_{i n}^{3}-0.063 v_{\text {in }}^{4}+0.0043 v_{\text {in }}^{5} \tag{3.25}
\end{gather*}
$$



Figure 3.5: Elliptic filter.

Example 2: Low Noise Amplifier (LNA). We simulated a Low noise amplifier shown in Figure 3.12 for polynomial coefficient based test. Notice that the bias current $\mathrm{I}_{\text {bias }}$ shown in the figure is derived from a current mirror powered by band-gap reference circuitry (not shown). The circuit parameter values were chosen to meet performance specifications tabulated in Table 3.2. We used parametric faults of sizes $\alpha=5 \%$ from their nominal value to find min-max values of coefficients. Figure 3.13 shows the simulated response at four different frequencies, namely, $f=1 \mathrm{GHz}, 10 \mathrm{GHz}, 15 \mathrm{GHz}$, and 35 GHz and the estimated polynomials obtained by curve fitting a fifth order polynomial are given by equations (3.26) through (3.29), respectively. To obtain these curves, input offset voltage is varied from 0 through 5 V as shown (on X-axis), while measuring the output voltage magnitude at each of these input voltage points. As we can see in the figure (on the far right), the output magnitude at 35 GHz , drops to about $72 \%$ its value at preceding three frequencies, which


Figure 3.6: DC response of elliptic filter with curve fitting polynomial.


Figure 3.7: Curve-fit polynomial with coefficients at frequency $=100 \mathrm{~Hz}$.


Figure 3.8: Curve-fitting polynomial with coefficients at frequency $=900 \mathrm{~Hz}$.


Figure 3.9: Curve-fitting polynomial with coefficients at frequency $=1000 \mathrm{~Hz}$.


Figure 3.10: Curve-fitting polynomial with coefficients at frequency $=1100 \mathrm{~Hz}$.


Figure 3.11: Mapping showing one possible relation between various parameters and coefficients.


Figure 3.12: Low noise amplifier (LNA) schematic.

Table 3.2: LNA specification.

| Performance Parameter | Nominal Value |
| :---: | :---: |
| Gain $(\mathrm{dB})$ | 16 |
| $I I P_{3}(\mathrm{dBm})$ | -18 |
| Noise figure $(\mathrm{dB})$ | 9.1 |
| $S_{11}(\mathrm{~dB})$ | -16.5 |

confirms (in close neighborhood of) 35 GHz as the 3 dB cut-off, and thereby the ultra-wide bandwidth LNA designed and tested in this example.

Figure 3.14 compares the I/O response of the LNA for three different value of the load resistance $R_{L}$.

$$
\begin{gather*}
v_{\text {out }}=\left(2.5-1.498 v_{i n}-1.2688 v_{i n}^{2}+1.139 v_{i n}^{3}-0.88514 v_{i n}^{4}+0.039463 v_{i n}^{5}\right) \times 10^{-3}  \tag{3.26}\\
v_{\text {out }}=\left(2.36-1.348 v_{i n}-1.3268 v_{i n}^{2}+1.049 v_{i n}^{3}-0.63614 v_{i n}^{4}+0.04443 v_{i n}^{5}\right) \times 10^{-3}  \tag{3.27}\\
v_{\text {out }}=\left(2.12-1.267 v_{i n}-1.1285 v_{i n}^{2}-1.016 v_{i n}^{3}+0.88516 v_{i n}^{4}-0.052876 v_{i n}^{5}\right) \times 10^{-3}  \tag{3.28}\\
\quad v_{\text {out }}=\left(1.95-1.068 v_{i n}+.9268 v_{i n}^{2}+.786 v_{i n}^{3}-0.77324 v_{i n}^{4}+0.042 v_{i n}^{5}\right) \times 10^{-3} \tag{3.29}
\end{gather*}
$$



Figure 3.13: I/O response of LNA at four frequencies.


Figure 3.14: Comparison of I/O plots of LNA at 3 different values of load resistance $R_{L}=$ $95 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ (nominal), and $105 \mathrm{k} \Omega$.

The combinations of parameter values leading to limits on the coefficients are as shown in Tables 3.3 and 3.4. Some of the circuit parameters are not shown in the table because they do not appear in any of the coefficients and are kept at their nominal values. Further, results on pass/fail detectability of few injected faults are tabulated in Table 3.8. Last column in

Table 3.3: Parameter combinations leading to maximum values of coefficients with $\alpha=0.05$ for the LNA.

| Component <br> (ohm, nH, fF) | $a_{0}$ | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {bias }}=10$ | 10 | 10 | 10.5 | 10.5 | 9.5 | 10.5 |
| $\mathrm{~L}_{\mathrm{C}}=1$ | 1 | 0.95 | 1.05 | 0.95 | 1.05 | 1 |
| $\mathrm{C}_{\mathrm{C} 1}=100$ | 95 | 95 | 95 | 95 | 95 | 105 |
| $\mathrm{~L}_{1}=1.5$ | 1.425 | 1.5 | 1.5 | 1.425 | 1.575 | 1.425 |
| $\mathrm{~L}_{2}=1.5$ | 1.5 | 1.425 | 1.425 | 1.575 | 1.5 | 1.5 |
| $\mathrm{~L}_{\mathrm{f}}=1$ | 1.05 | 1.05 | 1.05 | 1 | 1.05 | 1 |
| $\mathrm{C}_{\mathrm{f}}=100$ | 105 | 95 | 95 | 105 | 95 | 95 |
| $\mathrm{C}_{\mathrm{C}}=100$ | 95 | 100 | 105 | 95 | 95 | 95 |
| $\mathrm{R}_{\text {bias } 1}=100 \mathrm{k}$ | 105 k | 105 k | 100 k | 105 k | 105 k | 95 k |
| $\mathrm{R}_{\text {bias } 2}=100 \mathrm{k}$ | 105 k | 95 k | 100 k | 95 k | 95 k | 95 k |
| $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k}$ | 100 k | 95 k | 95 k | 100 k | 105 k | 100 k |

Table 3.8 shows the diagnosed results of a few injected faults using sensitivity of polynomial coefficients to circuit parameters as described in Section 3.6.

### 3.6 Fault Diagnosis

Fault diagnosis using sensitivity of output to circuit parameters has been investigated in the literature [129]. We have extended that approach exploiting the sensitivity of polynomial coefficients to circuit parameters. The advantage of the new approach is an improved fault diagnosis without circuit augmentation. Sensitivity of $i^{\text {th }}$ coefficient $C_{i}$ to $k^{\text {th }}$ parameter $p_{k}$ is represented by $S_{p_{k}}^{C_{i}}$ and is given by:

$$
\begin{equation*}
S_{P k}^{C i}=\frac{p_{k}}{C_{i}} \frac{\partial C_{i}}{\partial p_{k}} \tag{3.30}
\end{equation*}
$$

Table 3.4: Parameter combinations leading to Min values of coefficients with $\alpha=0.05$ for the LNA.

| Component <br> (ohm, nH, fF) | $a_{0}$ | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {bias }}=10$ | 10 | 9.5 | 9.5 | 10 | 10 | 10 |
| $\mathrm{~L}_{\mathrm{C}}=1$ | 1.05 | 0.95 | 0.95 | 1 | 1 | 0.95 |
| $\mathrm{C}_{\mathrm{C} 1}=100$ | 100 | 105 | 95 | 100 | 95 | 105 |
| $\mathrm{~L}_{1}=1.5$ | 1.425 | 1.5 | 1.575 | 1.575 | 1.575 | 1.575 |
| $\mathrm{~L}_{2}=1.5$ | 1.5 | 1.575 | 1.5 | 1.425 | 1.425 | 1.5 |
| $\mathrm{~L}_{\mathrm{f}}=1$ | 1.05 | 1.05 | 0.95 | 0.95 | 1 | 0.95 |
| $\mathrm{C}_{\mathrm{f}}=100$ | 105 | 95 | 95 | 105 | 105 | 105 |
| $\mathrm{C}_{\mathrm{C} 2}=100$ | 95 | 105 | 100 | 105 | 95 | 105 |
| $\mathrm{R}_{\text {bias } 1}=100 \mathrm{k}$ | 100 k | 95 k | 105 k | 105 k | 95 k | 100 k |
| $\mathrm{R}_{\text {bias } 2}=100 \mathrm{k}$ | 100 k | 105 k | 95 k | 95 k | 105 k | 95 k |
| $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k}$ | 95 k | 100 k | 95 k | 100 k | 105 k | 95 k |

### 3.6.1 Computation of Sensitivities

Numerical computation of sensitivities given by (3.30) is accomplished by introducing fractional drifts $(=\alpha)$ in each component ( $\left.p_{k} \forall k\right)$; simulating the circuit and measuring the fractional drift in each coefficient of the polynomial resulting from curve fitting operation. This way the numerical sensitivities are computed and a dictionary is maintained for sensitivities. The complexity in computation of sensitivities is linear in the number $N$ of circuit parameters, i.e., $O(N)$.

### 3.6.2 Diagnosing Parametric Faults

Restricting ourselves to single parametric faults, we find the descending order of sensitivities of coefficients (with respect to circuit parameter) that have exceeded their limiting values. The parameter with highest sensitivity is said to be at fault with a probability $\mathrm{P}\left(\delta \mathrm{p}_{\mathrm{k}} \mid \delta \mathrm{C}_{\mathrm{i}}\right)$ (which can be interpreted as the confidence in diagnosing fault), given by (3.31), where $\delta p_{k}$ is the suspected drift in parameter $p_{k}$ and $\delta C_{i}$ is the measured drift in coefficient.

$$
\begin{equation*}
\mathrm{P}\left(\delta \mathrm{p}_{\mathrm{k}} \mid \delta \mathrm{C}_{\mathrm{i}}\right)=\frac{S_{P k}^{C i} \delta p_{k}}{\delta C_{i}} \tag{3.31}
\end{equation*}
$$

### 3.6.3 Deducing Faults

At each frequency, the above process of diagnosis is repeated. This gives the set of fault sites above a certain confidence level at each of these frequencies. The intersection of sets of fault sites at all the frequencies (and at DC) gives a fault site with much higher confidence level. That is, if the confidence of diagnosis of a fault site at one frequency is say $\mathrm{P}_{\mathrm{i}}$, then the resulting confidence level after diagnosis at all the frequencies is as follows[94]:

$$
\begin{equation*}
\mathrm{P}=1-\prod_{\mathrm{i}=1}^{\mathrm{i}=\mathrm{N}}\left(1-\mathrm{P}_{\mathrm{i}}\right) \tag{3.32}
\end{equation*}
$$

where N is the number of frequencies (including DC) at which the circuit is diagnosed. The single parametric faults for the elliptic filter in Figure 3.5 were diagnosable with confidence levels up to $60 \%$ at each frequency. The resulting confidence level after fault deduction from the four frequencies at which it was diagnosed is about $98.9 \%$. The diagnosis results are tabulated in Table 3.7 for several injected single parametric faults. Another observation worthy of mention here is that the cardinality of set of fault sites detected at frequencies close to cut-off frequency is greater than that at frequencies closer to DC. This can be attributed to higher sensitivity of coefficients to circuit parameters at these frequencies. As a result, fault coverage is better by observing coefficient drifts at frequencies close to $f_{c}$. However these frequencies tend to be unfavourable for diagnosis as more than one parameter is likely to have displaced the coefficients out of their respective hypercubes. We can overcome this by looking at the set of fault sites obtained at much lower frequencies than $f_{c}$ (here DC and 100 Hz ).

### 3.7 Conclusion

A new approach for testing non-linear circuits based on polynomial expansion of the circuit function was proposed in this chapter. By expanding polynomial coefficients at critical frequencies the fault coverage of test for parametric (and catastrophic) faults is significantly

Table 3.5: Parameter combinations leading to Max and Min Values of coefficients with $\alpha=0.05$ at 1000 Hz for the elliptic filter.

| Circuit Parameters (Resistance in $\Omega$, Capacitance in Farad) |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Nominal Values | Maximum values |  |  |  |  |  | Minimum values |  |  |  |  |  |
|  | $a_{0}$ | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ | $a_{0}$ | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ |
| $\mathrm{R}_{1}=19.6 \mathrm{k}$ | 18.6k | 18.6k | 20.5k | 20.5k | 20.5k | 18.6k | 18.6k | 18.6k | 18.6k | 18.6 k | 20.5k | 20.5 k |
| $\mathrm{R}_{2}=196 \mathrm{k}$ | 205k | 205k | 205k | 205k | 186k | 186k | 205k | 186k | 186k | 205k | 205k | 205k |
| $\mathrm{R}_{3}=147 \mathrm{k}$ | 139k | 139k | 154k | 139k | 139k | 139k | 139k | 139k | 154k | 139k | 139k | 139k |
| $\mathrm{R}_{4}=1 \mathrm{k}$ | 950 | 950 | 1.05 k | 1.05k | 1.05 k | 1.05 k | 1.05 k | 950 | 1.05k | 950 | 950 | 1.05k |
| $\mathrm{R}_{5}=71.5$ | 75 | 67 | 75 | 67 | 67 | 75 | 75 | 75 | 67 | 67 | 75 | 67 |
| $\mathrm{R}_{6}=37.4 \mathrm{k}$ | 35k | 39k | 39k | 35k | 35k | 39k | 39k | 39k | 35k | 35k | 35k | 35k |
| $\mathrm{R}_{7}=154 \mathrm{k}$ | 146k | 146k | 161k | 161k | 146k | 146k | 146k | 146k | 161k | 161k | 146k | 146k |
| $\mathrm{R}_{8}=260$ | 247 | 273 | 273 | 247 | 247 | 273 | 273 | 247 | 273 | 247 | 273 | 247 |
| $\mathrm{R}_{9}=740$ | 703 | 777 | 703 | 703 | 777 | 703 | 703 | 703 | 777 | 703 | 703 | 703 |
| $\mathrm{R}_{10}=500$ | 475 | 525 | 525 | 475 | 525 | 525 | 475 | 525 | 475 | 475 | 525 | 475 |
| $\mathrm{R}_{11}=110 \mathrm{k}$ | 115k | 115k | 115k | 104k | 104k | 104k | 115k | 115k | 104k | 115k | 104k | 104k |
| $\mathrm{R}_{12}=110 \mathrm{k}$ | 104k | 104k | 115k | 115k | 115k | 115k | 115k | 115k | 104k | 104k | 115k | 104k |
| $\mathrm{R}_{13}=27.4 \mathrm{k}$ | 28.7k | 26k | 26k | 26k | 28.7k | 28.7 k | 26k | 26k | 28.7 k | 26k | 28.7 k | 26k |
| $\mathrm{R}_{14}=40$ | 42 | 38 | 42 | 38 | 38 | 42 | 42 | 38 | 42 | 42 | 38 | 42 |
| $\mathrm{R}_{15}=960$ | 912 | 912 | 912 | 912 | 912 | 1k | 1k | 1k | 912 | 1k | 912 | 912 |
| $\mathrm{C}_{1}=2.67 \mathrm{n}$ | 2.5n | 2.5 n | 2.5 n | $2.5 n$ | $2.5 n$ | 2.5 n | 2.8 n | $2.5 n$ | 2.8 n | 2.8 n | 2.8n | $2.5 n$ |
| $\mathrm{C}_{2}=2.67 \mathrm{n}$ | 2.5 n | 2.8 n | 2.8 n | 2.5 n | 2.8 n | 2.8 n | 2.8 n | 2.8 n | 2.5 n | 2.8 n | $2.5 n$ | 2.8 n |
| $\mathrm{C}_{3}=2.67 \mathrm{n}$ | 2.8 n | 2.8 n | 2.8 n | $2.5 n$ | 2.8 n | 2.8 n | 2.8 n | 2.8 n | 2.8 n | 2.5 n | 2.8 n | 2.8 n |
| $\mathrm{C}_{4}=2.67 \mathrm{n}$ | 2.5 n | 2.8 n | 2.5 n | 2.5 n | 2.5n | 2.5 n | 2.5 n | 2.5 n | 2.8 n | 2.5 n | $2.5 n$ | 2.8 n |
| $\mathrm{C}_{5}=2.67 \mathrm{n}$ | 2.5 n | 2.5 n | 2.5 n | 2.5 n | $2.5 n$ | 2.8 n | 2.8 n | 2.8 n | 2.8 n | 2.8 n | 2.8 n | 2.8 n |
| $\mathrm{C}_{6}=2.67 \mathrm{n}$ | 2.5 n | 2.8 n | 2.5 n | 2.8 n | 2.5 n | 2.8 n | $2.5 n$ | 2.5 n | 2.8 n | 2.8 n | 2.8n | $2.5 n$ |
| $\mathrm{C}_{7}=2.67 \mathrm{n}$ | $2.5 n$ | 2.8 n | 2.8 n | 2.8 n | 2.8n | $2.5 n$ | 2.8 n | $2.5 n$ | $2.5 n$ | $2.5 n$ | $2.5 n$ | 2.8 n |

improved, yielding a minimum size of detectable faults in some circuit components as low as $5 \%$. The method has been extended to sensitivity based fault diagnosis with probabilistic confidence levels in parameter drifts. Further the expansion at multiple tones leads to a higher confidence level (up to $98.9 \%$ ) in diagnosing single parametric fault sites. In the next chapter, we shall discuss the use of V-transform for further enhancing the fault detection capabilities of the polynomial coefficients.

Table 3.6: Results of some injected faults at different frequencies for the elliptic filter.

| Injected fault | Coefficients out of Bounds at |  |  |  |  | Detected |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DC | $\mathrm{f}_{1}=100 \mathrm{~Hz}$ | $\mathrm{f}_{2}=900 \mathrm{~Hz}$ | $\mathrm{f}_{3}=1000 \mathrm{~Hz}$ | $\mathrm{f}_{4}=1100 \mathrm{~Hz}$ |  |
| $\mathrm{R}_{1}$ down $15 \%$ | $a_{0}-a_{4}$ | $a_{1}-a_{4}$ | $a_{3}, a_{5}$ | $a_{2}, a_{4}$ | $a_{1}, a_{2}$ | Yes |
| $\mathrm{R}_{2}$ down 5\% | $a_{2}, a_{5}$ | $a_{1}, a_{3}$ | $a_{1}, a_{5}$ | $a_{1}, a_{2}, a_{5}$ | $a_{1}, a_{2}$ | Yes |
| $\mathrm{R}_{3}$ up 10\% | $a_{1}, a_{2}, a_{3}$ | $a_{3}, a_{5}$ | $a_{0}, a_{3}, a_{4}$ | $a_{1}, a_{3}, a_{4}$ | $a_{1}, a_{5}$ | Yes |
| $\mathrm{R}_{4}$ down $20 \%$ | $a_{0}-a_{3}$ | $a_{1}-a_{2}$ | $a_{2}, a_{3}$ | $a_{1}, a_{2}, a_{3}$ | $a_{2}, a_{3}$ | Yes |
| $\mathrm{R}_{5}$ up $15 \%$ | $a_{0}, a_{5}$ | $a_{1}$ | $a_{0}, a_{2}$ | $a_{0}, a_{2}, a_{3}$ | $a_{3}$ | Yes |
| $\mathrm{R}_{6}$ up 5\% | - | $a_{1}, a_{2}$ | $a_{2}, a_{3}, a_{5}$ | $a_{1}, a_{3}$ | $a_{1}$ | Yes |
| $\mathrm{R}_{7}$ down $10 \%$ | $a_{2}, a_{4}$ | $a_{3}, a_{5}$ | $a_{0}, a_{1}, a_{2}$ | $a_{1}, a_{4}, a_{5}$ | $a_{2}, a_{3}$ | Yes |
| $\mathrm{R}_{8}$ up 10\% | - | $a_{2}$ | $a_{0}, a_{4}$ | $a_{0}, a_{2}, a_{5}$ | $a_{3}, a_{4}$ | Yes |
| $\mathrm{R}_{9}$ down 5\% | - | $a_{3}, a_{2}$ | $a_{1}, a_{2}, a_{4}$ | $a_{2}, a_{3}, a_{5}$ | $a_{1}, a_{3}$ | Yes |
| $\mathrm{R}_{10}$ up 15\% | - | $a_{1}, a_{4}$ | $a_{1}, a_{3}, a_{4}$ | $a_{0}, a_{1}, a_{4}$ | $a_{1}, a_{2}$ | Yes |
| $\mathrm{R}_{11}$ down $10 \%$ | $a_{0}, a_{2}$ | $a_{3}, a_{4}$ | $a_{0}, a_{1}$ | $a_{1}, a_{2}, a_{4}$ | $a_{1}, a_{2}$ | Yes |
| $\mathrm{R}_{12}$ down $15 \%$ | $a_{0}, a_{4}$ | $a_{1}, a_{3}$ | $a_{1}, a_{2}, a_{3}$ | $a_{1}, a_{2}$ | $a_{2}, a_{5}$ | Yes |
| $\mathrm{R}_{13}$ up 5\% | - | $a_{3}, a_{5}$ | $a_{1}, a_{2}$ | $a_{1}, a_{2}, a_{4}$ | $a_{0}, a_{2}$ | Yes |
| $\mathrm{R}_{14}$ up $20 \%$ | - | $a_{1}, a_{3}$ | $a_{0}, a_{3}, a_{4}$ | $a_{0}, a_{1}, a_{2}$ | $a_{3}, a_{4}$ | Yes |
| $\mathrm{R}_{15}$ up 5\% | - | $a_{4}$ | $a_{3}, a_{5}$ | $a_{0}, a_{1}, a_{3}$ | $a_{0}, a_{5}$ | Yes |
| $\mathrm{C}_{1}$ down 10\% | - | $a_{4}, a_{5}$ | $a_{4}, a_{5}$ | $a_{1}, a_{2}, a_{3}$ | $a_{1}, a_{4}$ | Yes |
| $\mathrm{C}_{2}$ up 10\% | - | $a_{2}, a_{3}$ | $a_{1}, a_{2}$ | $a_{2}, a_{3}, a_{4}$ | $a_{0}, a_{4}$ | Yes |
| $\mathrm{C}_{3}$ down 15\% | - | $a_{1}, a_{3}$ | $a_{0}, a_{1}, a_{2}$ | $a_{4}, a_{5}$ | $a_{0}, a_{1}$ | Yes |
| $\mathrm{C}_{4}$ down 10\% | - | $a_{0}, a_{1}$ | $a_{1}, a_{2}$ | $a_{2}, a_{3}$ | $a_{2}, a_{5}$ | Yes |
| $\mathrm{C}_{5}$ up 5\% | - | $a_{0}, a_{1}$ | $a_{1}, a_{5}$ | $a_{1}, a_{2}$ | $a_{3}, a_{4}$ | Yes |
| $\mathrm{C}_{6}$ up 15\% | - | $a_{3}, a_{4}$ | $a_{1}, a_{2}, a_{4}$ | $a_{3}, a_{4}, a_{5}$ | $a_{1}, a_{2}$ | Yes |
| $\mathrm{C}_{7}$ up 15\% | - | $a_{1}, a_{4}$ | $a_{1}, a_{3}, a_{4}$ | $a_{1}, a_{3}, a_{5}$ | $a_{3}, a_{4}$ | Yes |

Table 3.7: Parametric fault fiagnosis with confidence levels of $\approx 98.9 \%$ for the elliptic filter.

| Injected fault | Diagnosed fault sites at |  |  |  |  | Deduced fault site |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DC | 100Hz | 900 Hz | 1000 Hz | 1100 Hz |  |
| $\mathrm{R}_{1}$ down $15 \%$ | $\mathrm{R}_{1}, \mathrm{R}_{4}$ | $\mathrm{R}_{1}$ | $\mathrm{R}_{1}, \mathrm{R}_{2}$ | $\mathrm{R}_{1}, \mathrm{R}_{2}, \mathrm{C}_{1}$ | $\mathrm{R}_{1}, \mathrm{C}_{1}$ | $\mathrm{R}_{1}$ |
| $\mathrm{R}_{2}$ down $5 \%$ | $\mathrm{R}_{2}$ | $\mathrm{R}_{2}, \mathrm{C}_{1}$ | $\mathrm{R}_{2}, \mathrm{R}_{3}, \mathrm{C}_{1}$ | $\mathrm{R}_{2}, \mathrm{R}_{3}$ | $\mathrm{R}_{2}, \mathrm{C}_{1}$ | $\mathrm{R}_{2}$ |
| $\mathrm{R}_{3}$ up 10\% | $\mathrm{R}_{1}, \mathrm{R}_{3}$ | $\mathrm{R}_{3}, \mathrm{C}_{3}$ | $\mathrm{R}_{3}, \mathrm{R}_{4}, \mathrm{C}_{3}$ | $\mathrm{R}_{3}$ | $\mathrm{R}_{3}, \mathrm{C}_{3}$ | $\mathrm{R}_{3}$ |
| $\mathrm{R}_{4}$ down $20 \%$ | $\mathrm{R}_{1}, \mathrm{R}_{4}$ | $\mathrm{R}_{1}, \mathrm{R}_{4}$ | $\mathrm{R}_{2}, \mathrm{R}_{4}, \mathrm{C}_{1}$ | $\mathrm{R}_{1}, \mathrm{R}_{2}, \mathrm{R}_{4}$ | $\mathrm{R}_{1}, \mathrm{R}_{2}, \mathrm{R}_{4}$ | $\mathrm{R}_{4}$ |
| $\mathrm{R}_{5}$ up 15\% | $\mathrm{R}_{5}$ | $\mathrm{R}_{5}, \mathrm{C}_{2}$ | $\mathrm{R}_{4}, \mathrm{R}_{5}$ | $\mathrm{R}_{4}, \mathrm{R}_{5}, \mathrm{C}_{2}$ | $\mathrm{R}_{5}, \mathrm{R}_{6}, \mathrm{C}_{3}$ | $\mathrm{R}_{5}$ |
| $\mathrm{R}_{6}$ up 5\% | - | $\mathrm{R}_{6}, \mathrm{C}_{2}$ | $\mathrm{R}_{6}, \mathrm{R}_{7}$ | $\mathrm{R}_{6}, \mathrm{C}_{2}, \mathrm{C}_{4}$ | $\mathrm{R}_{6}, \mathrm{C}_{2}, \mathrm{C}_{3}$ | $\mathrm{R}_{6}$ |
| $\mathrm{R}_{7}$ down $10 \%$ | $\mathrm{R}_{3}, \mathrm{R}_{7}$ | $\mathrm{R}_{7}, \mathrm{C}_{3}$ | $\mathrm{R}_{3}, \mathrm{R}_{7}$ | $\mathrm{R}_{3}, \mathrm{R}_{6}, \mathrm{R}_{7}$ | $\mathrm{R}_{3}, \mathrm{R}_{7}, \mathrm{C}_{3}$ | $\mathrm{R}_{7}$ |
| $\mathrm{R}_{8}$ up 10\% | - | $\mathrm{R}_{6}, \mathrm{R}_{8}$ | $\mathrm{R}_{8}, \mathrm{R}_{9}$ | $\mathrm{R}_{6}, \mathrm{R}_{8}$ | $\mathrm{R}_{8}, \mathrm{R}_{9}$ | $\mathrm{R}_{8}$ |
| $\mathrm{R}_{9}$ down $5 \%$ | - | $\mathrm{R}_{8}, \mathrm{R}_{9}$ | $\mathrm{R}_{8}, \mathrm{R}_{9}$ | $\mathrm{R}_{9}, \mathrm{R}_{10}$ | $\mathrm{R}_{8}, \mathrm{R}_{9}$ | $\mathrm{R}_{9}$ |
| $\mathrm{R}_{10}$ up 15\% | - | $\mathrm{R}_{10}$ | $\mathrm{R}_{10}, \mathrm{C}_{6}$ | $\mathrm{R}_{10}$ | $\mathrm{R}_{10}, \mathrm{C}_{6}$ | $\mathrm{R}_{10}$ |
| $\mathrm{R}_{11}$ down $10 \%$ | $\mathrm{R}_{11}, \mathrm{R}_{12}$ | $\mathrm{R}_{11}$ | $\mathrm{R}_{11}, \mathrm{C}_{5}$ | $\mathrm{R}_{11}, \mathrm{R}_{12}$ | $\mathrm{R}_{11}, \mathrm{R}_{12}, \mathrm{C}_{5}$ | $\mathrm{R}_{11}$ |
| $\mathrm{R}_{12}$ down $15 \%$ | $\mathrm{R}_{11}, \mathrm{R}_{12}$ | $\mathrm{R}_{11}, \mathrm{R}_{12}$ | $\mathrm{R}_{12}, \mathrm{C}_{5}$ | $\mathrm{R}_{12}, \mathrm{C}_{5}$ | $\mathrm{R}_{12}, \mathrm{C}_{5}, \mathrm{C}_{7}$ | $\mathrm{R}_{12}$ |
| $\mathrm{R}_{13}$ up 5\% | - | $\mathrm{R}_{13}, \mathrm{C}_{5}$ | $\mathrm{R}_{13}, \mathrm{C}_{7}$ | $\mathrm{R}_{13}, \mathrm{C}_{5}, \mathrm{C}_{6}$ | $\mathrm{R}_{13}, \mathrm{C}_{5}$ | $\mathrm{R}_{13}$ |
| $\mathrm{R}_{14}$ up 20\% | - | $\mathrm{R}_{14}$ | $\mathrm{R}_{14}, \mathrm{R}_{15}$ | $\mathrm{R}_{14}, \mathrm{R}_{15}$ | $\mathrm{R}_{14}, \mathrm{R}_{15}$ | $\mathrm{R}_{14}$ |
| $\mathrm{R}_{15}$ up 5\% | - | $\mathrm{R}_{13}, \mathrm{R}_{15}$ | $\mathrm{R}_{14}, \mathrm{R}_{15}$ | $\mathrm{R}_{14}, \mathrm{R}_{15}, \mathrm{C}_{5}$ | $\mathrm{R}_{14}, \mathrm{R}_{15}$ | $\mathrm{R}_{15}$ |
| $\mathrm{C}_{1}$ down 10\% | - | $\mathrm{R}_{2}, \mathrm{C}_{1}$ | $\mathrm{R}_{2}, \mathrm{C}_{1}$ | $\mathrm{R}_{2}, \mathrm{C}_{1}$ | $\mathrm{R}_{2}, \mathrm{C}_{1}$ | $\mathrm{C}_{1}$ |
| $\mathrm{C}_{2}$ up 10\% | - | $\mathrm{R}_{5}, \mathrm{C}_{2}$ | $\mathrm{C}_{2}, \mathrm{C}_{4}$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{2}$ |
| $\mathrm{C}_{3}$ down 15\% | - | $\mathrm{C}_{3}$ | $\mathrm{R}_{3}, \mathrm{C}_{3}$ | $\mathrm{C}_{3}$ | $\mathrm{C}_{3}$ | $\mathrm{C}_{3}$ |
| $\mathrm{C}_{4}$ down 10\% | - | $\mathrm{R}_{6}, \mathrm{C}_{4}$ | $\mathrm{C}_{2}, \mathrm{C}_{4}$ | $\mathrm{C}_{2}, \mathrm{C}_{4}$ | $\mathrm{C}_{2}, \mathrm{C}_{4}$ | $\mathrm{C}_{4}$ |
| $\mathrm{C}_{5}$ up 5\% | - | $\mathrm{C}_{5}$ | $\mathrm{R}_{12}, \mathrm{C}_{5}$ | $\mathrm{C}_{5}$ | $\mathrm{C}_{5}$ | $\mathrm{C}_{5}$ |
| $\mathrm{C}_{6}$ up 15\% | - | $\mathrm{R}_{10}, \mathrm{C}_{6}$ | $\mathrm{C}_{6}, \mathrm{C}_{7}$ | $\mathrm{C}_{6}, \mathrm{C}_{7}$ | $\mathrm{C}_{6}, \mathrm{C}_{7}$ | $\mathrm{C}_{6}$ |
| $\mathrm{C}_{7}$ up 15\% | - | $\mathrm{C}_{6}, \mathrm{C}_{7}$ | $\mathrm{C}_{7}$ | $\mathrm{C}_{6}, \mathrm{C}_{7}$ | $\mathrm{C}_{6}, \mathrm{C}_{7}$ | $\mathrm{C}_{7}$ |

Table 3.8: Results of test and diagnosis of some injected faults for LNA.

| Circuit Parameter | Coefficients that are <br> out of bounds | Detected | Diagnosed <br> fault sites |
| :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {bias }}$ down $25 \%$ | $a_{0}-a_{4}$ | Yes | $\mathrm{R}_{\text {bias }}$ |
| $\mathrm{L}_{\mathrm{C}}$ down $15 \%$ | $a_{2}, a_{5}$ | Yes | $\mathrm{L}_{\mathrm{C}}$ or $\mathrm{C}_{\mathrm{C} 1}$ |
| $\mathrm{C}_{\mathrm{C} 1}$ up $10 \%$ | $a_{1}, a_{2}, a_{3}$ | Yes | $\mathrm{C}_{\mathrm{C} 1}$ or $\mathrm{L}_{\mathrm{C}}$ |
| $\mathrm{L}_{1}$ down $25 \%$ | $a_{0}-a_{4}$ | Yes | $\mathrm{L}_{1}$ |
| $\mathrm{~L}_{2}$ up $15 \%$ | $a_{0}, a_{4}$ | Yes | $\mathrm{L}_{2}$ |
| $\mathrm{~L}_{\mathrm{f}}$ up $10 \%$ | $a_{1}, a_{2}$ | Yes | $\mathrm{L}_{\mathrm{f}}$ or $\mathrm{C}_{\mathrm{f}}$ |
| $\mathrm{C}_{\mathrm{f}}$ up $10 \%$ | $a_{4}, a_{5}$ | Yes | $\mathrm{L}_{\mathrm{f}}$ |
| $\mathrm{C}_{\mathrm{C} 2}$ down $10 \%$ | $a_{4}, a_{5}$ | Yes | $\mathrm{C}_{\mathrm{C} 2}$ |

# Chapter 4 <br> V-Transform Coefficients as Test Signatures 

### 4.1 Introduction

Non-linear circuit testing has been well studied and different methods have been proposed for finding parametric faults $[6,35,37,40,44,52,75,99]$. Prominent among them in the industry is the $I_{D D Q}$ based testing where current from the supply rail is monitored and sizable deviation from its quiescent value is reported. However, this requires augmentation of the CUT. For example, in the simplest case a regulator supplying power to any sizable circuit has to be augmented with a current sensing resistor and an ADC (for digital output) and then there is subsequent analysis to be performed on sensed current. Further $I_{D D Q}$ is suitable only for catastrophic faults as the current drawn from the supply is distinguishable only when there is some "big enough" fault so as to change the current drawn from the supply from its quiescent value to a region where it is distinguishable. For example with resistor $R_{2}$ being open in Figure 4.1, the current drawn from supply can change by $50 \%$ of its quiescent value. Such faults can typically be found by monitoring $I_{D D Q}$ using a current sensor. However parametric deviations say lesser than $10 \%$ from its nominal value cannot be observed using this scheme, specially so in the deep submicron era where the leakage currents can be comparable with defect induced current [45]. The other approach for testing parametric faults that can be found in literature $[65,67,134,135,137]$ is based on the use of neural networks. Neural network based approaches propose the use of circuit observer blocks to track the output for a set of input signals which is used for training the neurons. The trained set of neurons is then used to estimate variations in the output for a standard input stimulus. This method, however, suffers from large amounts of training required and the consequent increase in test application time that the scheme is prohibitive for even medium
sized analog circuits at production. More recently, the use of Volterra series coefficients was proposed to estimate non-linear characteristics of the system. These coefficients are then used for testing the circuit with a pseudo random input stimulus [95, 96]. This method however suffers from the high computational requirement of estimation of Volterra series coeffcients for every circuit at production which can increase the test cost significantly. It is therefore interesting to develop a method to detect parametric faults with little circuit augmentation while keeping the test access mechanism simple and the test application time to a minimum.

To address the issue of parametric deviation, we would typically need more observables to have an idea about the parametric drift in circuit parameters. This would mean an increase in complexity of the sensing circuit. However, we would also want only little augmentation to tap any of the internal circuit nodes or currents. To overcome these seemingly contrasting requirements the method intended should have some way of "seeing through" the circuit with only the outputs and inputs at its disposal. References [53, 93] have accomplished this sort of a strategy for linear circuits in a different context as described next.

Guo and Savir [53] describe a method based on transfer function of a circuit under test (CUT). The transfer function, $H(s)$, of the CUT is expressed as:

$$
\begin{equation*}
H(s)=\frac{\sum_{i=0}^{M} a_{i} s^{i}}{\sum_{i=0}^{N} b_{i} s^{i}} \quad(M<N) \tag{4.1}
\end{equation*}
$$

Here, $a_{i}$ and $b_{i}$ are referred to as transfer function coefficients (TFCs). The CUT is subjected to frequency rich input signals and the output at these frequencies is observed. With these input-output pairs they estimate the TFCs of CUT. These coefficients are now compared with the ideal circuit TFCs, which are known a priori. The CUT is classified faulty if any of the estimated coefficients are beyond the tolerable range. This method necessarily needs the CUT to be linear, as transfer functions are possible only for LTI systems.

To extend the above idea to more general non-linear circuits we adopted a strategy in $[122,125,126]$ where we expand the function of the circuit as a polynomial by the Taylor's series expansion about the input voltage mangitude $v_{\text {in }}$ at a given frequency, as follows:

$$
\begin{align*}
v_{\text {out }}=f\left(v_{\text {in }}\right)= & f(0)+\frac{f^{\prime}(0)}{1!} v_{\text {in }}+\frac{f^{\prime \prime}(0)}{2!} v_{\text {in }}^{2}+\frac{f^{\prime \prime \prime}(0)}{3!} v_{i n}^{3}+ \\
& \cdots+\frac{f^{(n)}(0)}{n!} v_{\text {in }}^{n}+\cdots \tag{4.2}
\end{align*}
$$

where $f\left(v_{i n}\right)$ is a real function of $v_{i n}$. Ignoring the higher order terms in (4.2), we can expand $v_{\text {out }}$ up to the $n^{\text {th }}$ power of $v_{i n}$, which gives us the approximation in (4.3):

$$
\begin{equation*}
v_{\text {out }}=a_{0}+a_{1} v_{\text {in }}+a_{2} v_{\text {in }}^{2}+\cdots+a_{n} v_{\text {in }}^{n} \tag{4.3}
\end{equation*}
$$

where $a_{0}, a_{1}, a_{2}, \ldots, a_{n}$ are all real-valued functions of circuit parameters $p_{k}, \forall k$. Further assume that normal parameter variations (normal drift) in a good circuit are within a fraction $\alpha$ of their nominal value, where $\alpha \ll 1$. This means that every parameter $p_{i}$ is allowed to vary within the range $p_{k, n o m}(1-\alpha)<p_{k}<p_{k, n o m}(1+\alpha), \forall k$, where $p_{k, n o m}$ is the nominal value of parameter $p_{k}$. Whenever one or more of the coefficient values slip outside its individual hypercube we get a different set of coefficients that reflects a detectable fault. Therefore, equation (4.4) describes a hypercube for all parameters that correspond to either good machine values or undetectable parameter faults [35, 53, 99]:

$$
\begin{equation*}
a_{i, \min }<a_{i}<a_{i, \max } \quad \forall a_{i}, 0 \leq i \leq n \tag{4.4}
\end{equation*}
$$

In the latter portion of this chapter we address an important problem that has kept analog circuit test cost high [86], namely, distinguishing between faults induced due to process variation. For example, we would like to distinguish random drifts in $t_{o x}, W, L$, and doping densities of devices in an integrated circuits from those resulting from manufacturing defect induced (parametric) faults (e.g., Lithographic errors, etching errors, etc.) that lead to a substantial deviation of a circuit from its nominal behavior but are not large enough to render the circuit dysfunctional. We quantify an error distance measure between faults induced due
to process variation with those induced due to manufacturing defects. We can then estimate the probabilities of a detected fault being caused by process variation or by a manufacturing defect. We make this estimation based on maximizing a posteriori probabilities of the two kinds of errors conditioned on the event that a fault is detected.

Most of the material in this chapter is taken from recently published papers [118, 119] by the author. This chapter is organized as follows. Section 4.2 we state previously published results [124] on the polynomial expansion of function $f\left(v_{i n}\right)$ and notions of detectable fault sizes. Section 4.3 outlines V-transform and the resulting sensitivity improvement. In Section 4.4 we describe the problem at hand and discuss the proposed solution with an example. In Section 4.5 we generalize the test solution to an arbitrarily large circuit. Section 4.6 establishes, 1) a method to distinguish between process variation induced faults and those induced due to manufacturing defects and 2) identify the fault site if it is of the latter kind. Section 4.7 presents the simulation results for a standard elliptic filter. We conclude in Section 4.9.

### 4.2 Background

The coefficients $a_{i}, \forall 0 \leq i \leq n$, are in general non-linear functions of circuit parameters $p_{k}, \forall k$. The rationale in using these coefficients as metrics in classifying CUT as faulty or fault free is based on the premise of dependence of coefficients on circuit parameters.

Theorem 4.1 If coefficient $a_{i}$ is a monotonic function of all parameters, then $a_{i}$ takes its limit (maximum and minimum) values when at least one or more of the parameters are at the boundaries of their individual hypercube.

Lemma 2 If coefficient $a_{i}$ is a non-monotonic function of one or more circuit parameters $p_{i}$, then $a_{i}$ can take its limit values anywhere inside the hypercube enclosing the parameters.

By Theorem 4.1 and Lemma 2 it is clear that by exhaustively searching the space in the hypercube of each parameter we can get the maximum and minimum values of the polynomial
coefficient. Typically this can be formulated as a non-linear optimization problem to find the maximum and minimum values of coefficient with constraints on parameters allowing only a normal drift.

Theorem 4.2 In polynomial expansion of Non-Linear Analog circuit there exists at least one coefficient that is a monotonic function of all the circuit parameters.

In conclusion, from Lemma 2 and Theorem 4.2, circuit parameter deviations have a bearing on coefficients and the monotonically varying coefficients can be used to detect parametric faults of the circuit parameters [125].

Definition 3 A minimum size detectable fault (MSDF), $\rho$, for a parameter is defined as the minimum fractional deviation of the circuit parameter from its nominal value for it to be detectable with all other parameters held at their nominal values. The fractional deviation can be positive or negative and is named upside-MSDF (UMSDF) or downside-MSDF (DMSDF) accordingly.

If $\psi$ is the set of all coefficient values spanned by the parameters while varying within their normal drifts, i.e.,

$$
\begin{aligned}
\psi=\{ & \left.v_{0}, v_{1}, \cdots, v_{n} \mid v_{0} \in A_{0}, v_{1} \in A_{1}, \cdots, v_{n} \in A_{n}\right\} \\
& \forall_{k} \quad p_{k, n o m}(1-\alpha)<p_{k}<p_{k, n o m}(1+\alpha)
\end{aligned}
$$

then by definitions of MSDF, $\psi$ includes all possible values of coefficients that are not detectable. Any parametric fault inducing coefficient value outside the set $\psi$ will result in a detectable fault.

### 4.3 The V-Transform

We define V-transform coefficients as follows: if $C_{1}, C_{2} \cdots C_{n}$ are polynomial coefficients of CUT then their V-transform coefficients, $V_{C_{1}}, V_{C_{2}} \cdots V_{C_{n}}$, are

$$
\begin{equation*}
V_{C_{i}}=e^{\gamma C_{i}^{\prime}} \forall 0 \leq i \leq n \tag{4.5}
\end{equation*}
$$

where $C_{i}^{\prime}$ are the modified polynomial coefficients defined indirectly as follows

$$
\begin{equation*}
\frac{d C_{i}^{\prime}}{d p_{j}}=\left|\frac{d C_{i}}{d p_{j}}\right| \forall 0 \leq i \leq n \tag{4.6}
\end{equation*}
$$

The modification $C_{i}^{\prime}$ according to (4.6) ensures that the modified polynomial coefficients are monotonic with the polynomial coefficients. Further, the V-transform coefficients (VTC) are exponential functions of the modified polynomial coefficients and $\gamma$ is a sensitivity parameter chosen according to the desired sensitivity. The gain in sensitivity of V-transform coefficients to circuit parameters over the sensitivity of ordinary polynomial coefficients is given by

$$
\begin{equation*}
\frac{S_{p_{i}}^{V_{C_{i}}}}{S_{p_{i}}^{C_{i}}}=\frac{\left|\frac{d C_{i}}{\mid d p_{i}}\right| \gamma e^{\gamma C_{i}^{\prime}} \times \frac{p_{i}}{e^{\gamma C_{i}^{\prime}}}}{\frac{d C_{i}}{d p_{i}} \times \frac{p_{i}}{C_{i}}}=\gamma C_{i} \tag{4.7}
\end{equation*}
$$

Choices of $\gamma=3$, for instance, results in a 3 times more sensitive coefficient to circuit parameters.

### 4.4 A Problem and an Approach

We shall first illustrate with an example the calculation of limits of the polynomial coefficients for a simple circuit using MOS transistors. We shall follow this up with MSDF values for the circuit parameters.

Example. Two stage amplifier: Consider the cascade amplifier shown in Figure 4.1. The output voltage $V_{\text {out }}$ in terms of input voltage results in a fourth degree polynomial:

$$
\begin{equation*}
V_{\text {out }}=a_{0}+a_{1} V_{\text {in }}+a_{2} V_{\text {in }}^{2}+a_{3} V_{\text {in }}^{3}+a_{4} V_{\text {in }}^{4} \tag{4.8}
\end{equation*}
$$



Figure 4.1: Cascade amplifier.
where constants $a_{0}, a_{1}, a_{2}, a_{3}$ are defined symbolically in (4.9) for transistors M1 and M2 operating in the saturation region. Nominal values of $V_{D D}=1.2 \mathrm{~V}, V_{T}=400 \mathrm{mV},\left(\frac{W}{L}\right)_{M 1}=$ $\frac{1}{2}\left(\frac{W}{L}\right)_{M 2}=20$, and $K=100 \mu A / V^{2}$ are used for this example.

$$
\begin{align*}
& a_{0}=V_{D D}-R_{2} K\left(\frac{W}{L}\right)_{M 2}\left\{\begin{array}{l}
\left(V_{D D}-V_{T}\right)^{2}+R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{M 1}^{2} V_{T}^{4}- \\
2\left(V_{D D}-V_{T}\right) R_{1}\left(\frac{W}{L}\right)_{M 1} V_{T}^{2}
\end{array}\right\} \\
& a_{1}=R_{2} K\left(\frac{W}{L}\right)_{M 2}\left\{4 R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{M 1}^{2} V_{T}^{3}+2\left(V_{D D}-V_{T}\right) R_{1} K\left(\frac{W}{L}\right)_{M 1} V_{T}\right\} \\
& a_{2}=R_{2} K\left(\frac{W}{L}\right)_{M 2}\left\{2\left(V_{D D}-V_{T}\right) R_{1} K\left(\frac{W}{L}\right)_{M 1}-6 R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{M 1}^{2} V_{T}^{2}\right\}  \tag{4.9}\\
& a_{3}=4 V_{T} K^{3}\left(\frac{W}{L}\right)_{M 1}^{2}\left(\frac{W}{L}\right)_{M 2}^{2} R_{1}^{2} R_{2} \\
& a_{4}=-K^{3}\left(\frac{W}{L}\right)_{M 1}^{2}\left(\frac{W}{L}\right)_{M 2}^{2} R_{1}^{2} R_{2}
\end{align*}
$$

To find the limit values of the coefficient $a_{0}$ we assume that parameters $R_{1}$ and $R_{2}$ deviate by fractions $x$ and $y$ from their nominal values, respectively. To maximize $a_{0}$ we have the objective function (4.10) subject to constraints (4.11) through (4.15). Note that here we have set out to find MSDF of $R_{1}$. Similar approach can be used to find the MSDF of $R_{2}$.

$$
\begin{align*}
& 1.2-R_{2, \text { nom }}(1+y)\left\{\begin{array}{l}
2.56 \times 10^{-3}+ \\
1.024 \times 10^{-7} R_{1, \text { nom }}^{2}(1+x)^{2} \\
-5.12 \times 10^{-4} R_{1, \text { nom }}(1+x)
\end{array}\right\}  \tag{4.10}\\
& 4.096 \times 10^{-9} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y) \\
& +5.12 \times 10^{-6} R_{1, \text { nom }}(1+x) R_{2, \text { nom }}(1+y) \\
& =4.096 \times 10^{-9} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }}  \tag{4.11}\\
& +5.12 \times 10^{-6} R_{1, \text { nom }}(1+\rho) R_{2, \text { nom }} \\
& 1.28 \times 10^{-5} R_{1, \text { nom }}(1+x) R_{2, \text { nom }}(1+y) \\
& -1.536 \times 10^{-8} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y)  \tag{4.12}\\
& =1.28 \times 10^{-5} R_{1, \text { nom }}(1+\rho) R_{2, \text { nom }} \\
& -1.536 \times 10^{-8} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }} \\
& 2.56 \times 10^{-8} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y)  \tag{4.13}\\
& =2.56 \times 10^{-8} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }} \\
& 1.6 \times 10^{-8} R_{1, \text { nom }}^{2}(1+x)^{2} R_{2, \text { nom }}(1+y)  \tag{4.14}\\
& =1.6 \times 10^{-8} R_{1, \text { nom }}^{2}(1+\rho)^{2} R_{2, \text { nom }} \\
& -\alpha \leq x, y \leq \alpha \tag{4.15}
\end{align*}
$$

The extreme values for $x$ and $y$ are obained by solving the set of equations 4.10 through 4.15. We get $x=-\alpha$ and $y=-\alpha$ and this gives the MSDF for $R_{1}$, as

$$
\begin{equation*}
\rho=(1-\alpha)^{1.5}-1 \approx 1.5 \alpha-0.375 \alpha^{2} \tag{4.16}
\end{equation*}
$$

Table 4.1 gives the MSDF for $R_{1}$ and $R_{2}$ based on the above calculation.

Table 4.1: MSDF for cascade amplifier of Figure 4.1 with $\alpha=0.05$.

| Circuit <br> parameter | \%upside <br> MSDF | \%downside <br> MSDF |
| :---: | :---: | :---: |
| Resistor $R_{1}$ | 10.3 | 7.4 |
| Resistor $R_{2}$ | 12.3 | 8.5 |

### 4.5 Generalization

The computation of the previous section is too complex for arbitrarily large circuits. Such circuits are handled by first obtaining a nominal numeric polynomial expansion for them. This is done by sweeping the input voltage across all possible values and noting the corresponding output voltages. The output voltage is plotted against the input voltage. A polynomial is fitted to this curve and the coefficients of this polynomial are taken to be the nominal coefficients for the desired polynomial. A V-transform curve is now obtained based on the polynomial curve using the transformation in equation (4.5).

The circuit is simulated for different drifts in the parameter values at equally spaced points from inside the hypercube enclosing each circuit parameter, spaced $\epsilon$ apart. Polynomial coefficients and hence V-transform coefficients are obtained for each of these simulations. The maximum and minimum values of coefficient in this search are taken as the limiting values for that coefficient. Once the limiting values for all coefficients have been determined the CUT is subjected to a DC sweep at the input and the output response is curve-fitted using a polynomial of the same order as that used for the fault free circuit. The V-transform coefficients for CUT are now obtained. If there are any coefficients that lay outside the limiting values of the corresponding coefficients of the fault free circuit, we conclude that CUT is faulty. The converse need not be true as there could be other specifications, the circuit needs to meet, which are not captured by polynomial based test. Flowchart I in Figure 4.2 summarizes the process of numerically finding the V-transform coefficients and their bounds. Flowchart II in Figure 4.2 outlines a procedure to test CUT using the V-transform


Flowchart I


Flowchart II

Figure 4.2: Fault simulation process and bounding of coefficients (Flowchart I), and complete test procedure (Flowchart II).
coefficients. The bounds on coefficients of fault free circuit are found a priori as shown in Flowchart I of Figure 4.2.

### 4.6 Fault Diagnosis

Fault diagnosis involves the location of likely fault sites in a CUT given that the CUT has failed an applied test giving a particular response. We use V-transform coefficients (VTC) to characterize the response of the circuit at different frequencies (about 4 or 5 frequencies are sufficient for most circuits with less than 100 circuit elements), by obtaining its input-output response over the entire input range. Process variation induces a fault-free variation of say $\sigma$, about the mean value of every VTC. Any value beyond $\sigma$ from the mean $\mu$ of VTC indicates a circuit failure. Assuming a normal distribution for circuit parameter variation, we can find the probability distribution of the coefficients by Monte-Carlo simulation for process variation of all circuit parameters. Once the Monte-Carlo distributions for the coefficients of fault free circuit are obtained we can inject desired sizes of parametric faults (those that are induced due to manufacturing defects) and obtain the new probability distribution of faulty circuit under process variation.

As an illustration, Figure 4.3 shows the probability density distributions obtained with (broken line) and without (solid line) parametric fault. There are three distinct regions in the probability space of any coefficient $C_{k}$. Region $R$ is the fault-free space because coefficients at all frequencies are within the desired limits. Region 1 where dominant mechanism of faults are due to PV of circuit parameters and Region 2 where dominant mechanism of faults is due to manufacturing defects (also called parametric fault). The cross-over point of these two distributions gives the equiprobable region of faults, where we can have faults due to either of the mechanism with the same likelihood. We denote this point on the coefficient axis as $\mathrm{C}_{\text {th }}$. Measuring the value of coefficient C of CUT, we can now determine the likelihood of the nature of fault mechanism. That is, $\mathrm{C} \in\left[\mu, \mathrm{C}_{\mathrm{th}}\right] \Longrightarrow$ failures due to PV are more in number and $\mathrm{C} \in\left[\mathrm{C}_{\mathrm{th}}, \mu^{\prime}\right] \Longrightarrow$ failures due to parametric faults are more in number. The confidence


Figure 4.3: Probability distribution of polynomial coefficient $C$ under a parametric fault (broken line) as opposed to that with only process variation (solid line).
of this distinction is given by the relative magnitudes of the two probability density function $G_{1}$ and $G_{2}$ at the point C on coefficient axis. Once we know, that the fault mechanism is due to a manufacturing defect, we can predict the fault site based on knowledge of the sensitivity of the coefficient to various circuit parameters at different frequencies [128, 129]. A fault dictionary is maintained for faults against circuit parameters at different frequencies. On measuring a parametric fault, the most likely fault site is deduced by intersection of fault sites that can contribute to this fault at most of frequencies. The confidence level ( P ) of this deduction is given by:

$$
\begin{equation*}
P=1-\prod_{i=1}^{i=N}\left(1-P_{i}\right) \tag{4.17}
\end{equation*}
$$

where $N$ is the number of frequencies (including DC) at which the circuit is diagnosed and $P_{i}$ is the confidence of fault diagnosis at $i^{\text {th }}$ frequency.

### 4.7 Simulation Results

We simulated an elliptic filter shown in Figure 4.4 for V-transform coefficient based test. The circuit parameter values are as in the benchmark circuit maintained by Stroud et al. [70]. Our Monte-Carlo simulation included 50,000 circuit instances, with process variations sampled as zero mean and standard deviation $= \pm 10 \%$ of nominal circuit component value. This was repeated for different injected parametric faults to obtain distribution of the coefficients under both parametric faults and process variation (PV) of circuit components.


Figure 4.4: Elliptic filter.
Table 4.2: Parameter combinations leading to maximum values of V-transform coefficients with $\alpha=0.05$ for the elliptic filter.

| Circuit <br> Parameter $(\Omega)$ | $V_{c_{0}}$ | $V_{c_{1}}$ | $V_{c_{2}}$ | $V_{c_{3}}$ | $V_{c_{4}}$ | $V_{c_{5}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{1}=19.6 \mathrm{k}$ | 18.6 k | 20.5 k | 20.5 k | 20.5 k | 18.6 k | 18.6 k |
| $\mathrm{R}_{2}=196 \mathrm{k}$ | 186 k | 205 k | 186 k | 186 k | 186 k | 205 k |
| $\mathrm{R}_{3}=147 \mathrm{k}$ | 139 k | 154 k | 154 k | 154 k | 139 k | 154 k |
| $\mathrm{R}_{4}=1 \mathrm{k}$ | 950 | 1010 | 1010 | 1010 | 1010 | 1010 |
| $\mathrm{R}_{5}=71.5$ | 70 | 80 | 80 | 70 | 80 | 70 |
| $\mathrm{R}_{6}=37.4 \mathrm{k}$ | 37.4 k | 37.4 k | 37.4 k | 37.4 k | 37.4 k | 37.4 k |
| $\mathrm{R}_{7}=154 \mathrm{k}$ | 161 k | 161 k | 146 k | 161 k | 146 k | 146 k |
| $\mathrm{R}_{11}=110 \mathrm{k}$ | 115 k | 115 k | 104 k | 115 k | 104 k | 104 k |
| $\mathrm{R}_{12}=110 \mathrm{k}$ | 104 k | 115 k | 104 k | 104 k | 104 k | 104 k |

We used parametric faults of sizes $\alpha=5 \%$ from their nominal value to find min-max values of coefficients. Figure 4.5 shows the computed response and the estimated polynomial obtained by curve fitting:

$$
\begin{align*}
v_{\text {out }}= & 4.5341-3.498 v_{\text {in }}-2.5487 v_{i n}^{2} \\
& +2.1309 v_{i n}^{3}-0.50514 v_{i n}^{4}+0.039463 v_{i n}^{5} \tag{4.18}
\end{align*}
$$

The combinations of parameter values leading to limits on the coefficients are as shown in Tables 4.2 and 4.3. Some of the circuit parameters are not shown in the table because they do not appear in any of the coefficients and are kept at their nominal values. Further, results on pass/fail detectability of few injected faults are tabulated in Table 4.4. In the cases where


Figure 4.5: DC response of elliptic filter with curve fitting polynomial and V-transform plot.

Table 4.3: Parameter combinations leading to minimum values of V-transform coefficients with $\alpha=0.05$ for the elliptic filter.

| Circuit <br> Parameter $(\Omega)$ | $V_{c_{0}}$ | $V_{c_{1}}$ | $V_{c_{2}}$ | $V_{c_{3}}$ | $V_{c_{4}}$ | $V_{c_{5}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{1}=19.6 \mathrm{k}$ | 20.5 k | 18.6 k | 18.6 k | 20.5 k | 20.5 k | 20.5 k |
| $\mathrm{R}_{2}=196 \mathrm{k}$ | 205 k | 186 k | 205 k | 205 k | 205 k | 186 k |
| $\mathrm{R}_{3}=147 \mathrm{k}$ | 150 k | 139 k | 139 k | 146 k | 154 k | 139 k |
| $\mathrm{R}_{4}=1 \mathrm{k}$ | 1010 | 950 | 950 | 950 | 950 | 950 |
| $\mathrm{R}_{5}=71.5$ | 80 | 70 | 70 | 80 | 70 | 80 |
| $\mathrm{R}_{6}=37.4 \mathrm{k}$ | 39.2 k | 39.2 k | 39.2 k | 39.2 k | 35.5 k | 39.2 k |
| $\mathrm{R}_{7}=154 \mathrm{k}$ | 146 k | 146 k | 161 k | 146 k | 161 k | 161 k |
| $\mathrm{R}_{11}=110 \mathrm{k}$ | 104 k | 104 k | 115 k | 104 k | 115 k | 115 k |
| $\mathrm{R}_{12}=110 \mathrm{k}$ | 115 k | 104 k | 115 k | 115 k | 115 k | 115 k |

coefficient deviation lies in the region $R_{1}$ for a coefficient $C_{k}$, the fault is attributed to PV as opposed to parametric fault. The same procedure is repeated for VTC and the number of cases in which the fault is diagnosed to be in the region $R_{1}$ and incorrectly attributed to PV is reduced. This is due to he enhanced sensitivity of V-transform coefficients to circuit parameters. Table 4.5 shows the diagnosed results of a few injected faults using sensitivity of V-transform coefficients to circuit parameters as described in Section 4.6.

Table 4.4: Results for some injected faults in the elliptic filter.

| Circuit <br> Parameter | Out of bound <br> polynomial coefficient | Fault <br> detected? | Out of bound <br> V-transform coefficient | Fault <br> detected? |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{1}$ down $5 \%$ | $a_{3}, a_{4}$ | Yes | $V_{c_{0}}-V_{c_{4}}$ | Yes |
| $\mathrm{R}_{2}$ down $10 \%$ | $a_{2}$ | Yes | $V_{c_{2}}, V_{c_{5}}$ | Yes |
| $\mathrm{R}_{3}$ up $5 \%$ | $a_{3}$ | Yes | $V_{c_{1},}, V_{c_{2}}, V_{c_{3}}$ | Yes |
| $\mathrm{R}_{4}$ down $10 \%$ | $a_{0}$ | Yes | $V_{c_{0}}-V_{c_{4}}$ | Yes |
| $\mathrm{R}_{5}$ up $10 \%$ | $a_{4}$ | Yes | $V_{c_{0}}, V_{c_{4}}$ | Yes |
| $\mathrm{R}_{7}$ up $5 \%$ | None | PV | $V_{c_{1}}, V_{c_{2}}$ | Yes |
| $\mathrm{R}_{11}$ up $5 \%$ | None | PV | $V_{c_{4}}, V_{c_{5}}$ | Yes |
| $\mathrm{R}_{12}$ down $5 \%$ | None | PV | $V_{c_{4}}, V_{c_{5}}$ | Yes |

Table 4.5: Parametric fault diagnosis with confidence levels of $\approx 88 \%$ for the elliptic filter.

| Injected fault | Diagnosed fault sites |  |  |  |  | Deduced fault |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DC | 100 Hz | 900 Hz | 1000 Hz | 1100 Hz |  |
| $\begin{gathered} \hline \hline R_{1} \\ \operatorname{dn} 15 \% \end{gathered}$ | $\begin{aligned} & \hline \hline R_{1} \\ & R_{4} \end{aligned}$ | $R_{1}$ | $R_{1}, R_{2}$ | $\begin{gathered} \hline \hline R_{1}, R_{2} \\ C_{1} \end{gathered}$ | $\begin{aligned} & \hline \hline R_{1} \\ & C_{1} \end{aligned}$ | $R_{1}$ |
| $\begin{gathered} R_{2} \\ \text { dn } 10 \% \end{gathered}$ | $R_{2}$ | $\begin{aligned} & R_{2} \\ & C_{1} \end{aligned}$ | $\begin{gathered} R_{2}, R_{3} \\ C_{1} \end{gathered}$ | $R_{2}, R_{3}$ | $\begin{aligned} & R_{2} \\ & C_{1} \end{aligned}$ | $\mathrm{R}_{2}$ |
| $\begin{gathered} R_{3} \\ \text { up } 5 \% \end{gathered}$ | $\begin{aligned} & R_{1} \\ & R_{3} \end{aligned}$ | $\begin{aligned} & R_{3} \\ & C_{3} \\ & \hline \end{aligned}$ | $\begin{gathered} R_{3}, R_{4} \\ C_{3} \\ \hline \end{gathered}$ | $R_{3}$ | $\begin{gathered} \mathrm{R}_{3}, \mathrm{C}_{3} \\ C_{3} \\ \hline \end{gathered}$ | $\mathrm{R}_{3}$ |
| $\begin{gathered} R_{4} \\ \text { dn } 20 \% \end{gathered}$ | $\begin{aligned} & \hline R_{1} \\ & R_{4} \end{aligned}$ | $\begin{aligned} & R_{1} \\ & R_{4} \end{aligned}$ | $\begin{gathered} R_{2}, R_{4} \\ C_{1} \end{gathered}$ | $\begin{gathered} R_{1}, R_{2} \\ R_{4} \end{gathered}$ | $\begin{gathered} R_{1}, R_{2} \\ R_{4} \end{gathered}$ | $R_{4}$ |
| $\begin{gathered} R_{5} \\ \text { up } 15 \% \end{gathered}$ | $R_{5}$ | $\begin{aligned} & R_{5} \\ & C_{2} \end{aligned}$ | $R_{4}, R_{5}$ | $\begin{gathered} R_{4}, R_{5} \\ C_{2} \end{gathered}$ | $\begin{gathered} R_{5}, R_{6} \\ C_{3} \end{gathered}$ | $R_{5}$ |
| $\begin{gathered} R_{7} \\ \operatorname{dn~} 10 \% \end{gathered}$ | $\begin{aligned} & R_{3} \\ & R_{7} \end{aligned}$ | $\begin{aligned} & R_{7} \\ & C_{3} \\ & \hline \end{aligned}$ | $R_{3}, R_{7}$ | $\begin{gathered} R_{3}, R_{6} \\ R_{7} \end{gathered}$ | $\begin{gathered} R_{3}, R_{7} \\ C_{3} \\ \hline \end{gathered}$ | $R_{7}$ |

### 4.8 Experimental Verification

Besides the simulation results presented in the previous section, we carried out an experimental validation of polynomial and V-transform coefficient based scheme for test and diagnosis of parametric faults in the fifth-order elliptic filter that was analyzed in the previous section. For all stimulus application and measurement, we used the National Instruments Educational Laboratory Virtual Instrumentation Suite ELVIS-II ${ }^{+}$[3] bench-top module. In the sequel, we will briefly outline the details of the ELVIS $\mathrm{II}^{+}$bench-top module and our test setup. In Section 4.8.2, we present the measured results.


Figure 4.6: Test setup with elliptic filter built on the prototyping board, which is in turn mounted on the NI ELVISII ${ }^{+}$bench-top module. Voltage and frequency control of the applied signal is handled through the PC which is connected through USB port to the bench-top module. Output from the circuit is sampled and transferred through the same USB connection to the PC (where it can be post-processed). Also, circuit output can be displayed on the PC using a virtual oscilloscope utility available in the ELVIS software (see Figure 4.7).

### 4.8.1 Test Setup

The NI ELVIS-II ${ }^{+}$system consists of two modules. A hardware module comprises of a bench-top module that houses a detachable prototyping board, several power supplies, a function generator, multiple channel digital to analog and analog to digital converters and terminals for oscilloscope and digital multimeter (DMM), all in one portable unit. The second module, a computer interface referred to as ELVIS instrument launcher, provides a software interface to control various utilities available on the hardware module.

The experimental set-up for our test scheme is shown in Figure 4.6. The test circuit under test (CUT), a fifth-order elliptic filter, was realized using discrete, off-the-shelf components such as three $\mu A-741$ type op-amps, seven electrolytic capacitors, and fifteen carbon coated resistors. These components were mounted on the prototyping board that is housed in


Figure 4.7: Input/output, to/from the elliptic filter displayed on the PC based virtual oscilloscope at a frequency $f=100 \mathrm{~Hz}$.
the NI ELVIS bench-top module. Inputs can be applied directly from the bench-top module through dedicated pins available on the prototyping board. Frequency and amplitude of the applied inputs can be controlled through a software interface. Thus, a discrete component breadboard implementation in conjunction with virtual instruments for signal generation and response capture gave us the flexibility to inject a variety of parametric faults that might occur in an actual integrated circuit. This allowed us to automate the post-processing analysis of the captured response on the available PC of the system.

### 4.8.2 Measured Results

Typical input-output waveform pair for the elliptic filter as captured on the PC based ELVIS virtual oscilloscope is shown in Figure 4.7. There are two display channels in the oscilloscope. However, up to eight different inputs can be transferred to the PC, simultaneously, from the ELVIS hardware module. We injected the same set of parametric and

Table 4.6: Measured results for some injected faults in elliptic filter.

| Circuit <br> Parameter | Out of bound <br> polynomial coefficient | Fault <br> detection? | Out of bound <br> V-transform coefficient | Fault <br> detection? |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{1}$ down $5 \%$ | $a_{3}$ | Yes | $V_{c_{1}}-V_{c_{4}}$ | Yes |
| $\mathrm{R}_{2}$ down $10 \%$ | $a_{2}$ | Yes | $V_{c_{2},}, V_{c_{5}}$ | Yes |
| $\mathrm{R}_{3}$ up $5 \%$ | None | No | $V_{c_{1}}, V_{c_{2}}, V_{c_{3}}$ | Yes |
| $\mathrm{R}_{4}$ down $10 \%$ | $a_{0}$ | Yes | $V_{c_{0}}, V_{c_{3}}$ | Yes |
| $\mathrm{R}_{5}$ up $10 \%$ | None | No | $V_{c_{0}}, V_{c_{4}}$ | Yes |
| $\mathrm{R}_{7}$ up $5 \%$ | None | No | $V_{c_{1}}, V_{c_{2}}$ | Yes |
| $\mathrm{R}_{11}$ up $5 \%$ | None | No | $V_{c_{4}}, V_{c_{5}}$ | Yes |
| $\mathrm{R}_{12}$ down $5 \%$ | None | No | $V_{c_{4}}, V_{c_{5}}$ | Yes |

catastrophic faults used for the simulated circuit in Section 4.7 (see Tables 4.4 and 4.5). Using V-transform coefficients, all the faults that were identified in the simulation were also detected by measurement. When polynomial coefficients were used without the V-transform, the measurement setup of Figure 4.6 detected fewer faults as recorded in Table 4.6. This reduced performance in fault classification when relying just on polynomial coefficients is due to the measurement noise, whose primary contributor is the ADC-DAC quantization noise from the ELVIS module. We see pronounced reduction in performance when there are fewer than two coefficients that are pushed out of their respective nominal range by the injected parametric fault. However, the increased sensitivity of V-transform coefficients is able to overcompensate for any additional measurement noise and gives the same performance as predicted by simulation.

While there is no loss of test quality with V-transform coefficients, we observe that sometimes coefficients of certain order do not fall out of the nominal range when a fault is introduced. For example, the first fault in Table 4.6, $\mathrm{R}_{1}$ down $5 \%$, had $V_{c_{0}}-V_{c_{4}}$ going out of the nominal range in simulation, but on measurement we see only coefficients $V_{c_{1}}-V_{c_{4}}$ falling out of nominal range.

### 4.9 Sumamrizing V-Transform

In this chapter, a new approach for test and diagnosis of non-linear circuits based on a transformation of polynomial expansion of the circuit was demonstrated. The Vtransform renders the polynomial coefficients monotonicity and enhances their sensitivity. The minimum sizes of detectable faults in some of the circuit parameters are as low as $5 \%$ which implies that impressive fault coverage can be achieved with V-transform coefficients. The use of V-transform coefficients shows a reduction in masking of parametric faults due to process variation. The method is then extended to sensitivity based fault diagnosis by evaluating V-transform coefficients at different frequencies. The next chapter will examine probability moments of the circuit output as a circuit-test signature, with circuit input as noise (or random variable).

## Chapter 5

## Probability Moments as Test Signatures

### 5.1 Introduction

Defects in analog integrated circuits can be classified into two important categories, namely, catastrophic faults (open or shorted components) and parametric faults (fractional deviations of circuit components from their nominal values). While extensive literature [8, $15,28,41,48,76,85,143]$ exists on test schemes for detecting catastrophic (open/short) faults, testing of parametric faults has not received similar attention [33, 45, 54, 157]. The main reason for this disparity is that catastrophic faults tend to upset the supply current drawn by the circuit or the output voltage by a reasonably large factor and any test scheme based on their observation can conveniently uncover them. Some parametric faults have little impact on supply current and are easily masked by measurement noise or general insensitivity of the output to circuit parameter unless they are tested by careful designed input signal targeting their excitation [111]. Different methods have been proposed to test parametric faults in analog circuits including the use of neural networks [13, 34, 39, 130, 142], spectral analysis [12, 158], transfer function coefficient based testing [53] or, more recently, polynomial coefficient based testing [124, 125]. IDDQ measurement needs a sizable deviation in a circuit component value from its nominal value to be useful [99]. Some test methods require extra die area for testing or call for specific input signal excitation and increased test time [77] (as is the case in neural networks based test methods). While some of these problems are addressed in polynomial based test [124, 125], it is still in its early stages and the correct choices of order and frequency of test points are critical for good fault coverage

Thus, we have a need for a production test, that has little additional hardware, reduced test application time and minimized complexity of input signal design. To respond to the
last question we ask, 'What is the easiest available signal that needs little or no design effort?' Without doubt, it is white noise, always available as random voltage fluctuations across an $R \Omega$ resistor due to thermally agitated electrons. Power spectral density of this white noise is given by $S_{N}(f)=4 k T R$ volt $^{2} / \mathrm{Hz}$, where $k$ is the Boltzmann constant and $T$ is temperature in Kelvin. Previously [65] white noise has been used as an excitation signal for testing circuits, and the output Fourier spectrum is used for ensuring the circuit conforms to specification. However, in this work, to leverage a random signal like white noise which is characterized only by its statistics such as mean, variance, third and higher order moments, we compute probability moments at the output to be able to derive information on deviation in circuit parameters. Reference [96] proposes the use of a pseudo random noise source as the input and higher order statistics with Volterra kernel at the output as a signature for characterizing the CUT as good or faulty. The work presented in this chapter differs on three counts from previous work, 1) we use a truly random noise source as input, namely, thermal noise from a resistor; though pseudo random noise source will work equally well, 2) higher order moments with an exponentially sensitive random variable transformation is used at the output instead of Volterra kernel. Such a transformation gives better fault resolution for parametric faults than Volterra kernel as shown by our simulation of the elliptic filter example, those results are not included here, 3) we demonstrate fault diagnosis in addition to testing while the earlier work discussed only testing. We view the circuit as a communication channel $[9,115,116]$ that transforms the probability density function of the input signal as it propagates through the channel (circuit). The output, which is now the transformed random variable (RV) has its signature moments that are used for testing the CUT for both catastrophic and parametric faults. We show that probability moments can be made exponentially sensitive $[119,127]$ to circuit parameters, so that parametric faults of $10 \%$ and over result in sufficient excursions of the output probability moments to uncover these faults. In the sequel, we describe our scheme on a cascaded amplifier and a low pass filter. We then evaluate the performance of probability moments in conjunction with an
exponential RV transformation to enhance sensitivity for fault detection on a benchmark elliptic filter.

Section 5.2 develops the background on moment theory and random variable transformation, and defines a minimum size detectable fault. The problem at hand and our approach is described with examples in Section 5.3. In Section 5.4, we generalize the method to arbitrarily large circuits. We report experimental results on benchmark elliptic filter in Section 5.5. Section 5.6 introduces fault diagnosis procedure that leverages on unique relationships between moments and circuit components, and Section 5.7 reports results of a fault diagnosis experiment using moments of output of a low noise amplifier. We conclude in Section 5.8.

### 5.2 Background

We briefly review the moment method to characterize a random variable (RV) (see [120] for more details). We then give a transformation of RV to increase the sensitivity of moments to circuit parameters.

### 5.2.1 Moment Generating Functions

The $j^{\text {th }}$ moment $\forall j=2 \cdots N$ of a continuous time RV $X(t)$, sampled at time instants $t=k T$, and denoted by $X_{k}$ where $k=0,1 \cdots \infty$ is given by

$$
\begin{equation*}
\mu_{j}=\sum_{k=0}^{\infty}\left(X_{k}-\mu_{1}\right)^{j} p\left(X_{k}\right) \tag{5.1}
\end{equation*}
$$

Moment generating function $M(s)$ of such a discrete RV $X_{k}$, serves as a convenient expression from which different orders of moments $\mu_{j}$ may be computed using the following relation:

$$
\begin{equation*}
\mu_{j}=\left.\frac{d^{j} M(s)}{d s^{j}}\right|_{s=0} \tag{5.2}
\end{equation*}
$$

where $M(s)$ is given by

$$
\begin{equation*}
M(s)=E\left(e^{s X_{k}}\right)=\sum_{k=0}^{\infty} e^{s X_{k}} p\left(X_{k}\right) \tag{5.3}
\end{equation*}
$$

### 5.2.2 Random Variable Transformation

We require a random variable transformation [94] that can narrowly track small changes. We look for a transformation with following properties:

1. It increases the sensitivity of output function for small changes in the input.
2. It increases absolute values of the first and higher order moments of the output.

Let $X$ be a RV whose domain is $\mathbb{R}$. We define a transformation $f(X)$ mapping $X$ from $\mathbb{R} \Longrightarrow \mathbb{R}$ as follows:

$$
\begin{equation*}
f(X)=X e^{\alpha X-\frac{\beta}{X}} \tag{5.4}
\end{equation*}
$$

where $\alpha, \beta \geq 0$ are parameters of the transformation. It can be shown that transformation $f(X)$ always gives second and higher order moments which are such that

$$
\begin{equation*}
\log _{e}\left|\mu_{j}\right|_{f(X)} \geq \log _{e}\left|\mu_{j}\right| \forall j=2,3, \cdots N \tag{5.5}
\end{equation*}
$$

We plot the first six moments of the transformed RV, with $\alpha=0.01, \beta=0.001$ against standard deviation of input RV in 5.1, which shows that the moments of the transformed RV is always greater than that of the RV without transformation. At a few input standard deviations, transformed RV can have significantly higher moments compared to moments without transformation (Notice that the Y-axis in the plots are in the logarithmic scale). This makes the transformation defined in equation 5.4 very amenable for use as a post processing RV transformation at the output of the CUT. Even for small changes in the input, the resulting moments can be significantly different. The sensitivity of the transformed RV to the input RV is given by

$$
\begin{equation*}
S_{X}^{f}=\frac{X}{f} \frac{\partial f}{\partial X}=1+\alpha X+\frac{\beta}{X} \tag{5.6}
\end{equation*}
$$

By appropriate choice of $\alpha$ and $\beta$, based on dynamic range of X , we can increase the sensitivity of $f(X)$ for both small and large variations of $X$.


Figure 5.1: Moments of different orders as functions of input noise power (standard deviation of input RV) with (in red/dashed) and without (in blue/solid) RV transformation for first order RC filter. See Figure 5.2.


Figure 5.2: First-order RC filter.

### 5.2.3 Minimum Size Detectable Fault

Definition: Minimum size detectable fault (MSDF) of a circuit parameter is defined as the minimum fractional deviation in the circuit parameter from its nominal value for it to be detectable with all other circuit parameters held at their nominal values. The fractional deviation $\rho$ can be positive or negative and is named upside-MSDF (UMSDF) or downsideMSDF (DMSDF) accordingly. This definition of minimum size detectable fault is general, regardless of the test technique used to uncover faults. In the context of the test technique described here, we define MSDF based on moments of the probability density function of the circuit output. Suppose $p_{i}$, where $i=1 \cdots \mathrm{~K}$ is the nominal value of $i^{\text {th }}$ circuit parameter with a fault free tolerance range of $p_{i}(1 \pm \gamma)$, and $\overline{\mu_{j}}$, where $j=1 \cdots N$ is the $j^{\text {th }}$ fault-free probability moment of the circuit output. Then the UMSDF (DMSDF), $\hat{\rho}_{i}\left(\check{\rho}_{i}\right)$ of circuit parameter $p_{i}$ is given by a minimum value $x$, such that $p_{i}(1 \pm x)$ puts at least one of the moments $\overline{\mu_{j}}$ outside the fault free hypersphere $\left|\overline{\mu_{j}}-\mu_{j}\right| \leq \mu_{0}$, where $\mu_{0}$ is the permitted deviation in moments when the circuit parameters are allowed excursions within their tolerance range. As specified earlier, this range is characterized by a tolerance factor $\gamma$.

### 5.3 Problem and Approach

We first illustrate with an example the calculation of limits of the probability moments of a first order low pass filter. We follow this up with calculation of MSDF values of the circuit parameters. We then consider a two stage cascade amplifier.


Figure 5.3: A cascade amplifier.
Example 1. First order RC filter: With white noise as the input, the discrete values are sampled Gaussian RV of zero mean and variance, $\sigma_{i n}^{2}=\frac{N_{o}}{2}$. The fault-free filtered response has a variance (also the second order moment) $\bar{\mu}_{2}=\frac{N_{o} \pi}{4 R C}$. Details of this calculation are shown in the appendix. However, if there is a parametric fault of size $x$ in the circuit parameter R , then the new output variance is given by $\mu_{2}=\frac{N_{o} \pi}{4 R(1+x) C}$. If the circuit specifications can tolerate a moment deviation of $\mu_{0}$, then the MSDF of $R$ is given by the minimum value of $x$ that violates $\bar{\mu}_{2}-\mu_{2} \leq \mu_{0}$. For the example in question, since we consider only the second order moment, the MSDF in $R$, denoted by $\rho_{R}$ is given by

$$
\begin{equation*}
\rho_{R}=\frac{4 \mu_{0} C R}{N_{o} \pi-4 \mu_{0} C R} \tag{5.7}
\end{equation*}
$$

Similarly MSDF of capacitor $C, \rho_{C}$ can be found and by symmetry it is equal to $\rho_{R}$.
Example 2. Two stage amplifier: Consider the cascade amplifier shown in Figure 5.3. The output voltage $V_{\text {out }}$ in terms of input voltage results in a fourth degree polynomial:

$$
\begin{equation*}
v_{\text {out }}=a_{0}+a_{1} v_{\text {in }}+a_{2} v_{\text {in }}^{2}+a_{3} v_{\text {in }}^{3}+a_{4} v_{\text {in }}^{4} \tag{5.8}
\end{equation*}
$$

where constants $a_{0}, a_{1}, a_{2}, a_{3}$ are defined symbolically in (5.9) for transistors M1 and M2 operating in the saturation region.

$$
\begin{align*}
& a_{0}\left(R_{1}, R_{2}\right)=V_{D D}-R_{2} K\left(\frac{W}{L}\right)_{2}\left\{\begin{array}{l}
\left(V_{D D}-V_{T}\right)^{2}+ \\
R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{1}^{2} V_{T}^{4}- \\
2\left(V_{D D}-V_{T}\right) R_{1}\left(\frac{W}{L}\right)_{1} V_{T}^{2}
\end{array}\right\} \\
& a_{1}\left(R_{1}, R_{2}\right)=R_{2} K\left(\frac{W}{L}\right)_{2}\left\{\begin{array}{l}
4 R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{1}^{2} V_{T}^{3} \\
+2\left(V_{D D}-V_{T}\right) R_{1} K\left(\frac{W}{L}\right)_{1} V_{T}
\end{array}\right\} \\
& a_{2}\left(R_{1}, R_{2}\right)=R_{2} K\left(\frac{W}{L}\right)_{2}\left\{\begin{array}{l}
2\left(V_{D D}-V_{T}\right) R_{1} K\left(\frac{W}{L}\right)_{1} \\
-6 R_{1}^{2} K^{2}\left(\frac{W}{L}\right)_{1}^{2} V_{T}^{2}
\end{array}\right\}  \tag{5.9}\\
& a_{3}\left(R_{1}, R_{2}\right)=4 V_{T} K^{3}\left(\frac{W}{L}\right)_{1}^{2}\left(\frac{W}{L}\right)_{2}^{2} R_{1}^{2} R_{2} \\
& a_{4}\left(R_{1}, R_{2}\right)=-K^{3}\left(\frac{W}{L}\right)_{1}^{2}\left(\frac{W}{L}\right)_{2}^{2} R_{1}^{2} R_{2}
\end{align*}
$$

If the cascade amplifier is excited with white noise at its input, the fault free output can be a estimated as a random variable with its first order moment, namely, mean $\overline{\mu_{1}}$ given by

$$
\begin{align*}
\overline{\mu_{1}} & =E\left\{a_{0}+a_{1} v_{i n}+a_{2} v_{i n}^{2}+a_{3} v_{i n}^{3}+a_{4} v_{i n}^{4}\right\}  \tag{5.10}\\
& =a_{0}+a_{1} \mu_{1, i n}+a_{2} \mu_{2, i n}+a_{3} \mu_{3, i n}+a_{4} \mu_{4, i n} \tag{5.11}
\end{align*}
$$

To find MSDF in $\mathrm{R}_{1}$, let us assume we have a fractional deviation $x$ in $\mathrm{R}_{1}$ and the other circuit parameters are at their fault free values. If $\mu_{0}$ is the tolerable fractional deviation in the first order moment at the output, the minimum value of $x$ that satisfies the following inequality is the MSDF of parameter $\mathrm{R}_{1}$ :

$$
\left\{\begin{array}{l}
a_{0}\left(R_{1}(1+x), R_{2}\right)  \tag{5.12}\\
+a_{1}\left(R_{1}(1+x), R_{2}\right) \mu_{1, \text { in }} \\
+a_{2}\left(R_{1}(1+x), R_{2}\right) \mu_{2, i n} \\
+a_{3}\left(R_{1}(1+x), R_{2}\right) \mu_{3, i n} \\
+a_{4}\left(R_{1}(1+x), R_{2}\right) \mu_{4, \text { in }}
\end{array}\right\}-\overline{\mu_{1}} \geq \mu_{0}
$$

Maximizing $x$, while meeting the constraint in equation 5.12 gives MSDF of $\mathrm{R}_{1}$ as

$$
\begin{equation*}
\rho_{\mathrm{R}_{1}}=\frac{\mu_{0}}{\mathrm{a}_{0}+\mathrm{a}_{1} \mu_{1, \text { in }}+\mathrm{a}_{2} \mu_{2, \text { in }}+\mathrm{a}_{3} \mu_{3, \text { in }}+\mathrm{a}_{4} \mu_{4, \text { in }}} \tag{5.13}
\end{equation*}
$$

Table 5.1: MSDF for cascade amplifier of Figure 5.3 with $\mu_{0}=0.05$.

| Circuit <br> parameter | \%upside <br> MSDF | \%downside <br> MSDF |
| :---: | :---: | :---: |
| Resistor $\mathrm{R}_{1}$ | 7 | 8 |
| Resistor $\mathrm{R}_{2}$ | 10.5 | 7.5 |

Similarly MSDF of $R_{2}$ can be evaluated. Table 5.1 gives the MSDF for $R_{1}$ and $R_{2}$ based on the above calculation. Nominal values of $V_{D D}=1.2 \mathrm{~V}, V_{T}=400 \mathrm{mV},\left(\frac{W}{L}\right)_{1}=\frac{1}{2}\left(\frac{W}{L}\right)_{2}=20$, and $K=100 \mu A / V^{2}$ are used for this example.

### 5.4 Generalization

The computation of MSDF in the previous section is too complex for large circuits. As shown in Figure 5.4 a complex circuit having more than 20 components is supplied the input noise voltage (derived from a resistor maintained at desired temperature). The output of the circuit is then passed through a suitable RV transformation function like the one given by equation 5.4. Probability density function (PDF) of the output of this RV transformation is estimated using the histogram spread of the output voltage values. Next, $N^{t h}$ order moments (orders up to $N=6$ are sufficient for most analog circuits having component count of $\leq 40$ ) are found using the moment generating function defined in equation 5.3. The $j^{\text {th }}$ derivatives w.r.t. $s$ required for $j^{\text {th }}$ order moments are found as finite differences about $s=0$. Once the fault free values of all $N$ moments are available, single parametric faults are injected into the circuit and the corresponding deviation in one or more moments are noted. Based on the moment deviations that can be tolerated, the fault size injected is steadily increased. The minimum fault size of any circuit parameter that causes at least one of the moments to just fall outside of its tolerance band (also called the fault-free hypersphere) gives the MSDF of that circuit parameter. In Figure 5.5, Flowchart I summarizes the process of numerically finding the probability moments and their bounds and Flowchart II in Figure 5.5 outlines a procedure to test CUT using the PDF moments. The bounds on moments of fault free circuit are found a priori in Flowchart I.


Figure 5.4: Block diagram of a system with CUT using white noise excitation.

### 5.5 Fault Detection in Elliptic Filter

We simulated an elliptic filter shown in Figure 5.6 according to the test scheme of Figure 5.5. The circuit parameter values are as in the benchmark maintained by Stroud et al. [70]. Thermal noise from resistors $\mathrm{R}=40 \mathrm{G} \Omega, 60 \mathrm{G} \Omega, 80 \mathrm{G} \Omega, 100 \mathrm{G} \Omega$ was used at $T=$ 300 K . On application of RV transformation, signal levels (and so are moments) significantly better resolved as compared to that without RV transformation. For example, the six fault free moments of the elliptic filter before transformation (for $\mathrm{R}=40 \mathrm{G} \Omega$ ) are as follows: $\overline{\mu_{1}}=4.53453, \overline{\mu_{2}}=0.03234, \overline{\mu_{3}}=0.02345, \overline{\mu_{4}}=0.01125, \overline{\mu_{5}}=0.009325, \overline{\mu_{6}}=0.00623125$. After RV transformation, the fault free moments are given by $\overline{\mu_{1}}=338.6453, \overline{\mu_{2}}=1.8234$, $\overline{\mu_{3}}=0.9254, \overline{\mu_{4}}=0.8812, \overline{\mu_{5}}=0.6365, \overline{\mu_{6}}=0.1638125$.

Combinations of parameter values leading to limits on the coefficients are as shown in Tables 5.2 and 5.3. Results on pass/fail detectability of few injected faults are tabulated in Table 5.4.


Flowchart I

Figure 5.5: Fault simulation process and bounding of moments (Flowchart I), and the complete test procedure (Flowchart II).


Figure 5.6: Elliptic filter.

### 5.6 Fault Diagnosis

Flowchart I in Figure 5.7 describes fault simulation and creation of a fault dictionary. Every probability moment of the output is a function of one or more circuit elements. Conversely, we can find one or more moments that are functions of a particular circuit element. By simulating all catastrophic faults in the circuit, we can find those moments that are displaced out of their fault-free ranges for each of the fault and create a fault dictionary. The fault dictionary consists of a list of all catastrophic faults and the corresponding moments that are displaced. Next, using the single catastrophic fault assumption we can compute all the moments of the CUT. Depending on moments that lie outside their fault-free range an estimation of the circuit parameter that has a catastrophic fault is found. Now based on the moments that are displaced from their fault-free value, we can locate the fault in the CUT. Flowchart II in Figure 5.7 gives the diagnosis procedure.


Figure 5.7: Fault simulation (Flowchart I) and Fault diagnosis (Flowchart II) procedures summarized.

Table 5.2: Parameter combinations leading to maximum values of moments with device tolerance $\gamma=0.05$ in elliptic filter.

| Circuit <br> Parameter $(\Omega, \mathrm{nF})$ | $\mu_{1}$ | $\mu_{2}$ | $\mu_{3}$ | $\mu_{4}$ | $\mu_{5}$ | $\mu_{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{1}=19.6 \mathrm{k}$ | 19.6 k | 20.58 k | 19.6 k | 20.58 k | 20.58 k | 18.62 k |
| $\mathrm{R}_{2}=196 \mathrm{k}$ | 186.2 k | 205.8 k | 205.8 k | 205.8 k | 186.2 k | 186.2 k |
| $\mathrm{R}_{3}=147 \mathrm{k}$ | 139.65 k | 147 k | 139.65 k | 139.65 k | 154.35 k | 147 k |
| $\mathrm{R}_{4}=1 \mathrm{k}$ | 1050 | 1050 | 950 | 1000 | 1050 | 950 |
| $\mathrm{R}_{5}=71.5$ | 75.075 | 67.925 | 75.075 | 71.5 | 75.075 | 67.925 |
| $\mathrm{R}_{6}=37.4 \mathrm{k}$ | 37.4 k | 37.4 k | 37.4 k | 39.27 k | 39.27 k | 37.4 k |
| $\mathrm{R}_{7}=154 \mathrm{k}$ | 154 k | 154 k | 154 k | 146.3 k | 154 k | 154 k |
| $\mathrm{R}_{8}=260$ | 260 | 260 | 260 | 260 | 273 | 273 |
| $\mathrm{R}_{9}=740$ | 703 | 777 | 777 | 703 | 777 | 777 |
| $\mathrm{R}_{10}=500$ | 500 | 500 | 475 | 475 | 525 | 500 |
| $\mathrm{R}_{11}=110 \mathrm{k}$ | 115.5 k | 104.5 k | 104.5 k | 104.5 k | 104.5 k | 110 k |
| $\mathrm{R}_{12}=110 \mathrm{k}$ | 115.5 k | 104.5 k | 104.5 k | 110 k | 110 k | 115.5 k |
| $\mathrm{R}_{13}=27.4 \mathrm{k}$ | 28.77 k | 26.03 k | 26.03 k | 26.03 k | 27.4 k | 26.03 k |
| $\mathrm{R}_{14}=40$ | 40 | 40 | 38 | 40 | 40 | 40 |
| $\mathrm{R}_{15}=960$ | 912 | 1008 | 912 | 960 | 912 | 960 |
| $\mathrm{C}_{1}=2.67$ | 2.8035 | 2.5365 | 2.67 | 2.67 | 2.67 | 2.5365 |
| $\mathrm{C}_{2}=2.67$ | 2.8035 | 2.67 | 2.8035 | 2.8035 | 2.5365 | 2.67 |
| $\mathrm{C}_{3}=2.67$ | 2.8035 | 2.8035 | 2.67 | 2.5365 | 2.5365 | 2.5365 |
| $\mathrm{C}_{4}=2.67$ | 2.8035 | 2.67 | 2.5365 | 2.67 | 2.5365 | 2.67 |
| $\mathrm{C}_{5}=2.67$ | 2.8035 | 2.67 | 2.8035 | 2.5365 | 2.5365 | 2.67 |
| $\mathrm{C}_{6}=2.67$ | 2.8035 | 2.5365 | 2.8035 | 2.5365 | 2.67 | 2.8035 |
| $\mathrm{C}_{7}=2.67$ | 2.67 | 2.5365 | 2.8035 | 2.8035 | 2.67 | 2.5365 |

### 5.7 Fault Diagnosis in Low Noise Amplifier

We used the low noise amplifier of Figure 5.8 to evaluate our test procedure. The circuit has 16 components. Thus, there are 32 single catastrophic faults corresponding to opens and shorts of the passive $R, L$ and $C$ elements. For an open fault, the element was replaced by a $1 \mathrm{G} \Omega$ resistance. For a short fault, the element was replaced by a 0 V voltage source. For the MOS transistor, the drain and source terminals were short circuited for a short and were left open for an open fault. For these 32 faults to be uniquely identified, we need at least 5 moments. Each fault causes one or more moments to lie outside its tolerance band. The total number of uniquely identifiable fault cases with $N$ moments $=\Sigma_{n=1}^{N}\binom{N}{n}=2^{N}-1$. Two faults displacing the same set of moments will cause a diagnostic ambiguity. Evaluating
higher order moments, however, gives better diagnostic resolution, which comes at a price of additional computation. Table 5.5 lists faults and the corresponding moments displaced by each fault. We use up to the $6^{\text {th }}$ order moment and observe that out of the 32 faults, only 5 are not uniquely diagnosed because they affect identical sets of moments. The number in the last column identifies number of faults displacing the same set of moments. For example, two faults (indicated in the last column) $\mathrm{R}_{\text {bias }}$-short and $\mathrm{L}_{\mathrm{c}}$-short displace same set of moments $\mu_{2}-\mu_{6}$.

### 5.8 Conclusion

This chapter discussed a new approach for test and diagnosis of non-linear circuits based on probability density moments of the output was presented. We also showed the effective use of RV transformation to sensitize the output moments to circuit parameters. The minimum sizes of detectable faults in some of the circuit parameters are as low as $10 \%$ for an elliptic filter, which implies impressive fault coverage can be achieved with moments as a test metric. Further, the prudent choice of RV transformations can enhance the fault detection resolution. We also proposed a method for localizing catastrophic faults and showed that good diagnostic coverages can be obtained by choosing expansions of moments of the order $O(\ln (N))$ for $N$ faults.

The next chapter examines the upper bound on defect level and lower bound on fault coverage achievable in signature based test techniques proposed in this chapter and the previous two chapters - namely polynomial coefficients and V-transform coefficients. The approach taken is general enough that bounds derived can be easily extended to any other coefficient-based signature-test schemes.


Figure 5.8: Schematic of low noise amplifier.

Table 5.3: Parameter combinations leading to minimum values of moments with device tolerance $\gamma=0.05$ in elliptic filter.

| Circuit <br> Parameter $(\Omega, \mathrm{nF})$ | $\mu_{1}$ | $\mu_{2}$ | $\mu_{3}$ | $\mu_{4}$ | $\mu_{5}$ | $\mu_{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{1}=19.6 \mathrm{k}$ | 19.6 k | 18.62 k | 19.6 k | 19.6 k | 19.6 k | 20.58 k |
| $\mathrm{R}_{2}=196 \mathrm{k}$ | 205.8 k | 205.8 k | 205.8 k | 196 k | 186.2 k | 205.8 k |
| $\mathrm{R}_{3}=147 \mathrm{k}$ | 147 k | 154.35 k | 154.35 k | 139.65 k | 154.35 k | 154.35 k |
| $\mathrm{R}_{4}=1 \mathrm{k}$ | 950 | 1000 | 1050 | 950 | 1050 | 950 |
| $\mathrm{R}_{5}=71.5$ | 67.925 | 71.5 | 75.075 | 75.075 | 67.925 | 71.5 |
| $\mathrm{R}_{6}=37.4 \mathrm{k}$ | 39.27 k | 37.4 k | 35.53 k | 39.27 k | 35.53 k | 35.53 k |
| $\mathrm{R}_{7}=154 \mathrm{k}$ | 146.3 k | 161.7 k | 154 k | 161.7 k | 154 k | 154 k |
| $\mathrm{R}_{8}=260$ | 247 | 273 | 247 | 273 | 260 | 247 |
| $\mathrm{R}_{9}=740$ | 703 | 777 | 740 | 777 | 777 | 740 |
| $\mathrm{R}_{10}=500$ | 500 | 500 | 475 | 475 | 525 | 475 |
| $\mathrm{R}_{11}=110 \mathrm{k}$ | 104.5 k | 115.5 k | 115.5 k | 115.5 k | 110 k | 110 k |
| $\mathrm{R}_{12}=110 \mathrm{k}$ | 115.5 k | 110 k | 115.5 k | 110 k | 104.5 k | 115.5 k |
| $\mathrm{R}_{13}=27.4 \mathrm{k}$ | 27.4 k | 26.03 k | 27.4 k | 28.77 k | 28.77 k | 26.03 k |
| $\mathrm{R}_{14}=40$ | 42 | 40 | 40 | 38 | 40 | 38 |
| $\mathrm{R}_{15}=960$ | 1008 | 960 | 1008 | 1008 | 912 | 960 |
| $\mathrm{C}_{1}=2.67$ | 2.67 | 2.5365 | 2.5365 | 2.67 | 2.5365 | 2.67 |
| $\mathrm{C}_{2}=2.67$ | 2.67 | 2.67 | 2.67 | 2.67 | 2.67 | 2.8035 |
| $\mathrm{C}_{3}=2.67$ | 2.8035 | 2.8035 | 2.8035 | 2.8035 | 2.5365 | 2.8035 |
| $\mathrm{C}_{4}=2.67$ | 2.8035 | 2.8035 | 2.8035 | 2.8035 | 2.8035 | 2.67 |
| $\mathrm{C}_{5}=2.67$ | 2.67 | 2.8035 | 2.67 | 2.8035 | 2.8035 | 2.67 |
| $\mathrm{C}_{6}=2.67$ | 2.8035 | 2.5365 | 2.8035 | 2.5365 | 2.67 | 2.8035 |
| $\mathrm{C}_{7}=2.67$ | 2.67 | 2.5365 | 2.8035 | 2.67 | 2.67 | 2.8035 |

Table 5.4: Fault detection of some injected faults in elliptic filter.

| Circuit Parameter | Out of bound moment | Fault detected? |
| :---: | :---: | :---: |
| $\mathrm{R}_{1}$ down $12 \%$ | $\mu_{3}, \mu_{1}$ | Yes |
| $\mathrm{R}_{2}$ down $10 \%$ | $\mu_{4}$ | Yes |
| $\mathrm{R}_{3}$ up $12 \%$ | $\mu_{1}, \mu_{2}$ | Yes |
| $\mathrm{R}_{4}$ down $10 \%$ | $\mu_{2}$ | Yes |
| $\mathrm{R}_{5}$ up $10 \%$ | $\mu_{4}$ | Yes |
| $\mathrm{R}_{7}$ up $15 \%$ | $\mu_{5}, \mu_{6}$ | Yes |
| $\mathrm{R}_{11}$ up $15 \%$ | $\mu_{3}$ | Yes |
| $\mathrm{R}_{12}$ down $15 \%$ | $\mu_{2}, \mu_{6}$ | Yes |
| $\mathrm{C}_{1}$ up $11 \%$ | $\mu_{1}, \mu_{2}$ | Yes |
| $\mathrm{C}_{4}$ up $12 \%$ | $\mu_{4}$ | Yes |
| $\mathrm{C}_{5}$ down $15 \%$ | $\mu_{1}, \mu_{6}$ | Yes |

Table 5.5: Fault dictionary for catastrophic faults in low noise amplifier.

| Component (ohm, nH, fF) | Nature of fault | $\mu_{1}$ | $\mu_{2}$ | $\mu_{3}$ | $\mu_{4}$ | $\mu_{5}$ | $\mu_{6}$ | Uniquely Diagnosable? |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {bias }}=10$ | short |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | No (2) |
| $\mathrm{L}_{\mathrm{C}}=1$ | short |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | No (2) |
| $\mathrm{L}_{1}=1.5$ | short | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{L}_{2}=1.5$ | short | $\checkmark$ |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{L}_{\mathrm{f}}=1$ | short | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | No (3) |
| $\mathrm{C}_{\mathrm{f}}=100$ | short | $\checkmark$ | $\checkmark$ |  |  |  | $\checkmark$ | Yes |
| $\mathrm{C}_{\mathrm{C} 2}=100$ | short | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{R}_{\text {bias1 }}=100 \mathrm{k}$ | short | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  |  | Yes |
| $\mathrm{R}_{\text {bias2 }}=100 \mathrm{k}$ | short | $\checkmark$ |  |  |  |  | $\checkmark$ | Yes |
| $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k}$ | short |  | $\checkmark$ | $\checkmark$ |  |  | $\checkmark$ | No (3) |
| $\mathrm{N}_{0}(\mathrm{D}-\mathrm{S})$ | short | $\checkmark$ |  |  |  |  | $\checkmark$ | Yes |
| $\mathrm{N}_{1}(\mathrm{D}-\mathrm{S})$ | short |  | $\checkmark$ |  | $\checkmark$ |  |  | Yes |
| $\mathrm{N}_{2}(\mathrm{D}-\mathrm{S})$ | short | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | Yes |
| $\mathrm{N}_{3}(\mathrm{D}-\mathrm{S})$ | short | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{N}_{4}(\mathrm{D}-\mathrm{S})$ | short |  |  |  |  | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{R}_{\text {bias }}=10$ | open | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  | Yes |
| $\mathrm{L}_{\mathrm{C}}=1$ | open | $\checkmark$ | $\checkmark$ |  |  |  |  | Yes |
| $\mathrm{L}_{1}=1.5$ | open |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{L}_{2}=1.5$ | open | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  | $\checkmark$ | Yes |
| $\mathrm{L}_{\mathrm{f}}=1$ | open | $\checkmark$ |  | $\checkmark$ |  |  | $\checkmark$ | Yes |
| $\mathrm{C}_{\mathrm{f}}=100$ | open | $\checkmark$ |  |  |  | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{C}_{\mathrm{C} 2}=100$ | open |  |  |  |  |  | $\checkmark$ | Yes |
| $\mathrm{R}_{\text {bias1 }}=100 \mathrm{k}$ | open |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |  | Yes |
| $\mathrm{R}_{\text {bias2 }}=100 \mathrm{k}$ | open |  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | Yes |
| $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k}$ | open | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | No (3) |
| $\mathrm{N}_{0}(\mathrm{D}-\mathrm{S})$ | open | $\checkmark$ |  | $\checkmark$ |  |  | $\checkmark$ | Yes |
| $\mathrm{N}_{1}(\mathrm{D}-\mathrm{S})$ | open | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | Yes |
| $\mathrm{N}_{2}(\mathrm{D}-\mathrm{S})$ | open |  |  |  |  | $\checkmark$ |  | Yes |
| $\mathrm{N}_{3}(\mathrm{D}-\mathrm{S})$ | open | $\checkmark$ |  |  |  | $\checkmark$ | $\checkmark$ | Yes |
| $\mathrm{N}_{4}(\mathrm{D}-\mathrm{S})$ | open | $\checkmark$ |  |  |  |  | $\checkmark$ | Yes |

## Chapter 6

Bounds on Fault Coverage and Defect Level in Signature Based Testing

### 6.1 Introduction

Faults in analog circuits can be fundamentally divided into two categories, namely, catastrophic and parametric [33]. Catastrophic faults are those in which a circuit component displays extreme deviant behavior from its nominal value. For example, in a resistor such a fault could either be an electrical open or short. Such faults are easy to uncover because they manifest themselves as a sizable deviation in circuit output or performance. On the other hand, component faults are fractional deviations in circuit components from their nominal values. They manifest themselves as subtle deviations in output or performance of the circuit. It is therefore a non-trivial problem to uncover component faults.

Component-based testing of analog circuits has been widely discussed in the literature [16, 37, 53, 92, 93, 100, 111]. Typical methods of characterizing input-output relationship is based on coefficients of transfer function [53], polynomial expansion [124], wavelet transform [23], V-transform [119] or Volterra series [96].

A popular and elegant method was proposed by Savir and Guo [53], in which, analog circuit under test is treated as a linear time invariant (LTI) system. The transfer function (TF) of this LTI system is computed based on the circuit netlist. Note that the coefficients in the numerator and denominator of TF, referred to as transfer function coefficients (TFC), are functions of circuit components. Therefore, any drift in circuit components from their fault free (nominal) values will also result in drifts of the coefficients, as they are linear functions of circuit components. As a result min-max bounds for the coefficients of a healthy circuit are found and these are used to classify the circuit under test (CUT) as good or faulty. Reference [111] shows some limitations of component based analog testing by treating CUT
this way. However, there has been no effort to quantify the achievable fault coverage (FC) and defect level (DL) in TFC based testing of analog circuits. In this work we have derived closed form expressions for upper bound on DL and lower bound on FC.

An approach proposed by Savir and Guo [53] finds component faults by measuring the TFC estimates of the CUT. Minimum size detectable fault (MSDF) in their method is defined as the minimum fault size or minimum fractional drift of the circuit component that will cause the circuit characteristic (in this case the TFC) to lie beyond its permissible limits [53]. In general, computation of MSDF for a circuit component is a non-linear optimization problem and it is computationally expensive to evaluate MSDF for all the circuit components. However, we have some respite in TFCs of linear analog circuit being a linear functions of the circuit components. This implies that TFCs of the circuit take min-max values when at least one of the circuit component is at the edge of its tolerance band (fault free drift range) [53]. This fact is used to avoid solving the non-linear optimization problem. Instead, the circuit is simulated for all combinations of extreme values taken by circuit components in its fault free drift range. The minimum deviation in circuit components causing the coefficients to move out of their min-max bands is thus obtained and is called nearly minimum size detectable fault (NMSDF). The price paid for this simplification is the non-zero difference between NMSDF and MSDF. We quantify this difference and thereby derive bounds for the defect level and Fault coverage achievable through TFC based test methods. Main results of this work have appeared recently [123]. In addition, we present a trade-off between computational overheads of simulation vis-a-vis the effort required to solve the non-linear optimization problem based on the defect level desired.

Most of the ideas in this chapter have been published in a paper [121]. This chapter is organized as follows. In Section 6.2 we formulate the problem. Section 6.3 describes our approach and present analytical proofs for the bounds on DL and FC. Section 6.4 comprises the
simulation results for some well-known circuits. Section 6.5 is a discussion on "simulationoptimization" trade-off based on bounds of defect level and fault coverage. Section 6.6 concludes the chapter.

### 6.2 Problem Formulation

A linear analog circuit $[38,61,68]$ can be represented as a LTI system whose transfer function is given by,

$$
\begin{equation*}
H(s)=K \frac{s^{\lambda}+\sum_{k=0}^{\lambda-1} a_{k} s^{k}}{s^{\mu}+\sum_{k=0}^{\mu-1} b_{k} s^{k}} \quad(\lambda<\mu) \tag{6.1}
\end{equation*}
$$

Consider a linear analog circuit made up of $N$ circuit components. In the literature, components are often referred to as circuit parameters. However, we will consistently refer to the circuit elements as components. We assume that components have nominal values, $p_{n i}, \forall i=1 \ldots N$. In (1), coefficients $K,\left\{a_{k}\right\}$ and $\left\{b_{k}\right\}$ are functions of the circuit components. Let the specified fractional tolerance range for each component be $\pm \alpha$ centered around its nominal value. Thus, the range of values for component $p_{i}$ is,

$$
\begin{equation*}
p_{n i}(1-\alpha) \leq p_{i} \leq p_{n i}(1+\alpha) \quad \forall i=1 \cdots N \tag{6.2}
\end{equation*}
$$

The set of all fault free or undetectable fault values taken by any coefficient $a_{i}$ in (1) is contained in $\left[a_{i, \text { min }}, a_{i, \text { max }}\right]$. Let $C_{k}$ be one of the coefficients of the LTI system transfer function in (1). Clearly, $C_{k}$ is a function of at least one or more circuit components $p_{i} \forall i=$ $1 \ldots N$. Each coefficient $C_{k} \forall k=0, \ldots,(\lambda+\mu+1)$ is enclosed in an $N$-dimensional hypercube spanned by the circuit components. The volume of this hypercube depends on the fault free tolerance range of the circuit components that determine $C_{k}$. The extremities of any coefficient $C_{k}$ of the transfer function occur when at least one component is outside its tolerance range. The circuit is simulated only at the edges of the hypercube. The maximum and minimum values of a coefficient $C_{k}$ are thus obtained form its bounds.


Figure 6.1: Hypercube around coefficient $C_{k}$ and associated regions.
We formally define the following terms as they are used here.

Definition 1: Minimum size detectable fault (MSDF) of a component $p_{i}$ is the smallest fractional change $\rho_{i}$ in its value that makes the circuit faulty when all the other components retain their nominal values.

Definition 2: Nearly minimum size detectable fault (NMSDF) of a component $p_{i}$ is any small fractional change $\rho_{i}^{*}$ in its value that makes the circuit faulty when all other components retain their nominal values. Note that $\rho_{i}^{*} \geq \rho_{i}, \forall i=1 \ldots N$.

Definition 3: Coefficient of uncertainty $\left(\epsilon_{i}\right)$ is the assumed difference between the NMSDF and MSDF for the $i^{\text {th }}$ circuit component. That is,

$$
\begin{equation*}
\epsilon_{\mathrm{i}}=\rho_{\mathrm{i}}^{*}-\rho_{\mathrm{i}} \tag{6.3}
\end{equation*}
$$

Definition 4: Defect level (DL) of a test procedure is the probability of a faulty circuit passing the test as a fault free circuit.

Definition 5: Fault coverage (FC) of a test procedure is the fraction of all detectable faults that can be detected in CUT by the test procedure.

Consider a TFC $C_{k}$ being a function of components $p_{1}$ and $p_{2}$. The hypercube enclosing $C_{k}$ is shown in Figure 6.1. MSDF values of $p_{1}$ and $p_{2}$ are found by solving a non-linear optimization problem [53]. The objective for the solution is to maximize (or minimize) $C_{k}$ with constraint on $p_{1}$ and $p_{2}$, allowing a drift of $\pm \alpha$ about its nominal value. An example of MSDF calculation has been illustrated by Savir and Guo [53]. NMSDF for $p_{1}$ and $p_{2}$ are obtained by simulating the circuit at the vertices of the hypercube and measuring the fractional changes in the value of $C_{k}$. In general, the $\operatorname{MSDF}(\rho)$ and $\operatorname{NMSDF}\left(\rho^{*}\right)$ values of a component for drifts above and below its nominal values are not the same. However, for the sake of developing a conservative bound and ease of calculation we consider $\rho=$ Min $\left(\rho_{\uparrow}, \rho_{\downarrow}\right)$ and $\rho^{*}=\operatorname{Max}\left(\rho_{\uparrow}^{*}, \rho_{\downarrow}^{*}\right)$. Where $\rho_{\uparrow}$ and $\rho_{\downarrow}$ denote positive and negative MSDF and $\rho_{\uparrow}^{*}$ and $\rho_{\downarrow}^{*}$ denote positive and negative NMSDF.

Shaded region $\Lambda$ in Figure 6.1 is the region of uncertainty and any component drift leading to coefficient lying in this region goes undetected. This region contributes to the defect level $D L_{C_{k}}$ when the test is based on observing the coefficient $C_{k}$.

### 6.3 Our Approach

### 6.3.1 Bounding Defect level

The values taken by circuit components can be modeled as independent and identically distributed random variables whose means are the nominal fault-free values and standard deviations $(\sigma)$ are the tolerance values of circuit components [70].

## Two component case

We assume a normal distribution of the components $p_{1}$ and $p_{2}$ with mean values same as their nominal values ( $p_{1 n}$ and $p_{2 n}$ ) and variance $\sigma^{2}$. The defect level from measurement
of coefficient $C_{k}$ alone is obtained by integrating the joint probability density function of components $p_{1}$ and $p_{2}$ over the shaded area $\Lambda_{k}$ shown in Figure 6.1 and is given by,

$$
\begin{equation*}
D L_{C_{k}}=\int_{\Lambda_{k}} f_{p 1, p 2}(x, y) d x d y \tag{6.4}
\end{equation*}
$$

where $f_{p 1, p 2}(x, y)$ is the joint probability density function (p.d.f.) of $p_{1}$ and $p_{2}$ as given by,

$$
\begin{equation*}
f_{p 1, p 2}(x, y)=\frac{1}{2 \pi \sigma^{2}} \exp \left(\frac{-\left(x-p_{1 n}\right)^{2}}{2 \sigma^{2}}+\frac{-\left(y-p_{2 n}\right)^{2}}{2 \sigma^{2}}\right) \tag{6.5}
\end{equation*}
$$

We define $Q(x)$ as the integral over the interval $[x, \infty)$ of a zero mean and unity variance normal distribution [94]. Similarly, two more integrals, $S_{1}$ and $S_{2}$, are defined as follows:

$$
\begin{gather*}
Q(x)=\frac{1}{\sqrt{2 \pi}} \int_{x}^{\infty} \exp \left(\frac{-u^{2}}{2}\right) d u  \tag{6.6}\\
S_{1}=\int_{p_{1 n}(1-\alpha)}^{p_{1 n}(1+\alpha)} \int_{p_{2 n}(1-\alpha)}^{p_{2 n}(1+\alpha)} f_{p 1, p 2}(x, y) d x d y  \tag{6.7}\\
S_{2}=\int_{p_{1 n}(1-\alpha)}^{p_{1 n}(1+\alpha)} \int_{p_{2 n}(1-\alpha+\epsilon)}^{p_{2 n}(1+\alpha-\epsilon)} f_{p 1, p 2}(x, y) d x d y \tag{6.8}
\end{gather*}
$$

$S_{1}$ and $S_{2}$ are evaluated by integrating over the areas shown in Figure 6.1. The Defect Level obtained on observing only a single coefficient $C_{k}$ is given by,

$$
\begin{gather*}
S_{1}=\left\{Q\left(\frac{-\alpha}{\sigma}\right)-Q\left(\frac{\alpha}{\sigma}\right)\right\}^{2} \\
S_{2}=\left\{Q\left(\frac{-\alpha}{\sigma}\right)-Q\left(\frac{\alpha}{\sigma}\right)\right\}\left\{Q\left(\frac{-\alpha+\varepsilon}{\sigma}\right)-Q\left(\frac{\alpha-\varepsilon}{\sigma}\right)\right\} \\
D L_{C_{k}}=S_{1}-S_{2} \tag{6.9}
\end{gather*}
$$

## Generalizing the bound

The result in (9) can be extended to a case where the coefficient $C_{k}$ depends on all $N$ circuit components. To get an upper bound in this case we take only one component to be at its fault free edge while other components can be anywhere in the fault free band of their values [53]. The maximum defect level from observing $C_{k}$ alone is given by,

$$
\begin{equation*}
D L_{C_{k}}=\int_{\Lambda_{k}} \cdots \int f_{p 1, p 2, \cdots, p_{N}}\left(x_{1}, x_{2}, \cdots, x_{N}\right) d x_{1} \cdots d x_{N} \tag{6.10}
\end{equation*}
$$

Theorem 6.1 For TFCs that are functions of the same circuit components, a component fault ( $\rho_{n}$ ) for any $n=1 \ldots N$, such that $\rho_{n} \geq \rho$ can escape being detected if and only if it induces all the TFCs into their regions of uncertainty.

By definition, an undetectable fault corresponds to combinations of TFCs, which are all within their fault free range. A fault is detectable if at least one of the TFCs is beyond its min-max bound, which is obtained on substituting the NMSDF values of circuit components it depends on. This implies a fault can be undetectable only if it induces none of the TFCs beyond its min-max value. That is to say all coefficients are in their regions of uncertainty.

Corollary 1: If $\kappa_{i}$ were the event that the $i^{\text {th }}$ coefficient is in its region of uncertainty, then the event $\kappa$ of all coefficients being in their regions of uncertainty is given by

$$
\begin{gather*}
\kappa=\bigcap_{i=0}^{\lambda+\mu+1} \kappa_{i}  \tag{6.11}\\
\wp(\kappa)=\wp\left(\bigcap_{i=1}^{\lambda+\mu+1} \kappa_{i}\right)  \tag{6.12}\\
\Rightarrow \wp(\kappa) \leq \wp\left(\kappa_{i}\right)
\end{gather*}
$$

where $\wp(\kappa)$ denotes probability of event $\kappa$. Equation (12) follows from the fact that $\kappa_{i} \supseteq \kappa$. From (12) and the definition of defect level $(D L)$ as stated in Definition 4, we get

$$
\begin{equation*}
D L_{C_{k}} \geq D L \tag{6.13}
\end{equation*}
$$

From (10), upper bounds on $D L_{C_{k}}$ and $D L$ are obtained for $N$ circuit components, assuming that each component has an identical coefficient of uncertainty $\epsilon$. We get the following result:

$$
\begin{align*}
D L & \leq D L_{C_{k}} \leq\left\{Q\left(\frac{-\alpha}{\sigma}\right)-Q\left(\frac{\alpha}{\sigma}\right)\right\}^{N} \\
& -\left\{Q\left(\frac{-\alpha}{\sigma}\right)-Q\left(\frac{\alpha}{\sigma}\right)\right\}\left\{Q\left(\frac{-\alpha+\epsilon}{\sigma}\right)-Q\left(\frac{\alpha-\epsilon}{\sigma}\right)\right\}^{N-1} \tag{6.14}
\end{align*}
$$

An analog circuit is typically designed anticipating $\pm \sigma$ variation in its component values [70], where $\sigma$ is the standard deviation or tolerance of a component about its nominal value and is usually known a priori as a specification of the device. We can therefore assume fault free drifts of $\pm \alpha$ about the nominal value of the circuit component to be equal to $\pm \sigma$ variation in the value of component. Substituting $\pm \alpha= \pm \sigma$ in (14), we get a conservative bound on defect level as,

$$
\begin{equation*}
D L \leq 0.8427^{N}-0.8427\left\{Q\left(-1+\frac{\epsilon}{\sigma}\right)-Q\left(1+\frac{-\epsilon}{\sigma}\right)\right\}^{N-1} \tag{6.15}
\end{equation*}
$$

### 6.3.2 Bounding Fault Coverage

Just as we dealt with the problem of bounding the defect level, we shall first consider the two component case and then generalize the result for $N$ components.

## Two component case

We assume a normal distribution for each of the components $p_{1}$ and $p_{2}$ with mean as the nominal value, $p_{1 n}$ or $p_{2 n}$, and variance $\sigma^{2}$. We also regard their probability distributions being independent of each other. The Fault coverage achievable by observing coefficient $C_{k}$ alone is obtained by integrating the joint probability density function of $p_{1}$ and $p_{2}$ over the
shaded area $\Gamma_{k}$ in Figure 6.1. Thus,

$$
\begin{equation*}
F C_{C_{k}}=\int_{\Gamma_{k}} f_{p 1, p 2}(x, y) d x d y \tag{6.16}
\end{equation*}
$$

where region $\Gamma_{k}$ is the complement of union of region of uncertainty $\Lambda_{k}$ and fault free space $\Xi_{k}$ of coefficient $C_{k}$ in quadrant-I in which $p_{1}, p_{2} \in(0, \infty)$. This is the entire region in the quadrant-I denoted as $\Omega$. We can write,

$$
\begin{gather*}
\Gamma_{k}=\Omega \backslash\left(\Lambda_{k} \cup \Xi_{k}\right)  \tag{6.17}\\
\mathrm{S}_{\Omega}=\left\{Q\left(\frac{-p_{1 n}}{\sigma}\right) Q\left(\frac{-p_{2 n}}{\sigma}\right)\right\} \tag{6.18}
\end{gather*}
$$

$S_{\Omega}$ in (18) gives probability of the region under $\Omega$. From (17) and (18), we have $\mathrm{FC}_{C_{k}}$ given by (19).

$$
\begin{align*}
\mathrm{FC}_{C_{k}} & =\left\{Q\left(\frac{-p_{1 n}}{\sigma}\right) Q\left(\frac{-p_{2 n}}{\sigma}\right)\right\}  \tag{6.19}\\
& -\left\{Q\left(\frac{-\alpha}{\sigma}\right)-Q\left(\frac{\alpha}{\sigma}\right)\right\}^{2}
\end{align*}
$$

In general, nominal value of a component is much greater than its tolerance [70]. We can therefore fairly assume $p_{i n}=5 \sigma \forall i=1 \ldots N$ and $\pm \alpha= \pm 3 \sigma$ in (19) to find $\mathrm{FC}_{C_{k}}$ for two components.

## Generalizing the bound

Equation (16) can be extended to $N$ components as in (20).

$$
\begin{equation*}
\mathrm{FC}_{C_{k}}=\int_{\Gamma_{k}} \cdots \int f_{p 1, p 2, \cdots, p_{N}}\left(x_{1}, x_{2}, \cdots, x_{N}\right) d x_{1} \cdots d x_{N} \tag{6.20}
\end{equation*}
$$

Theorem 6.2 For TFCs that are functions of the same circuit components, a component fault ( $\rho_{n}$ ) for any $n=1 \ldots N$ such that $\rho_{\mathrm{n}} \geq \rho^{*}$ can be detected if and only if it induces at least one of the TFCs beyond their regions of uncertainty.

By converse of the statement of Theorem 6.1 we have Theorem 6.2.
Corollary 2: If $\eta_{i}$ were the event that the $i^{\text {th }}$ coefficient is in its region of detectability $\left(\Gamma_{i}\right)$, then the event $\eta$ of at least one of the coefficients being in their region of detectability is given by

$$
\begin{equation*}
\eta=\bigcup_{i=0}^{\lambda+\mu+1} \eta_{i} \tag{6.21}
\end{equation*}
$$

Equation (22) follows from (21) as we have $\eta_{i} \subseteq \eta$.

$$
\begin{equation*}
\wp(\eta) \geq \wp\left(\eta_{i}\right) \tag{6.22}
\end{equation*}
$$

By definition 5 we have $\mathrm{FC}_{C_{k}}=\wp\left(\eta_{i}\right)$ and $\mathrm{FC}=\wp(\eta)$ therefore on evaluating the integral in (20) we get

$$
\begin{equation*}
\mathrm{FC} \geq \mathrm{FC}_{C_{k}}=\left\{\prod_{i=1}^{N} Q\left(\frac{-p_{i n}}{\sigma}\right)\right\}-\left\{Q\left(\frac{-\alpha}{\sigma}\right)-Q\left(\frac{\alpha}{\sigma}\right)\right\}^{N} \tag{6.23}
\end{equation*}
$$

The result in (23) is a lower bound on fault coverage. On substituting typical values for nominal component, $\left(p_{i n}=5 \sigma\right.$ and $\left.\pm \alpha= \pm \sigma\right)$, we get the following result, which is independent of $\epsilon$ :

$$
\begin{equation*}
\mathrm{FC} \geq \mathrm{FC}_{C_{k}}=1-0.8427^{N} \tag{6.24}
\end{equation*}
$$

### 6.4 Simulation and Computation

We present plots of defect level in (6.15) against the number of circuit components ( $N$ ) in Figure 6.2 and against the ratio of coefficient of uncertainty $(\epsilon)$ to standard deviation $(\sigma)$ in Figure 6.3. Figure 6.5 shows the plots of simulated and computed values (from (6.15)) of defect level for different $N$ and $\epsilon=0.1$ for an RC ladder filter which we will now discuss.

To gain insight, we examined RC ladder filter networks of varying number ( $n$ ) of RC sections as shown in Figure 6.4. The number of components is $2 n$. The transfer function


Figure 6.2: Defect level (DL) as a function of number of components $(N)$.
for an RC ladder is readily available in the literature [43, 152]. One of the coefficients of the transfer function was subjected to non-linear optimization [53] to find MSDF for each component. NMSDF for each of the components was found based on the coefficient of uncertainty desired. Here we took $\epsilon=0.1$ and single component faults were then injected and simulated. The component faults greater than MSDF but lesser than NMSDF which passed the test were then used to find the defect level. Fault coverage was similarly found based on fraction of all the faults that failed the test. It can be seen that there is good coupling between simulated values and theoretically derived bound for both defect level and fault coverage. It is interesting to note the following inferences from the plots in Figures 6.2 and 6.3.

- The defect level initially increases and then decreases with increasing number of components in the circuit. The initial increase can be attributed to the fact that increasing the component count leads to greater probability of fault masking due to departures of component values in opposite directions. This would lead to greater probability of


Figure 6.3: Defect level (DL) plotted against ratio of coefficient of uncertainty to tolerance of components $\left(\frac{\epsilon}{\sigma}\right)$.
fault being masked. However, contrary to intuition, component values beyond a certain threshold result in decrease of defect level. This is a manifestation of stochastic resonance, in that, a circuit with large number of components can aid those sections of circuit that induce faults in opposite directions, thereby resulting in a lower defect level.

- In Figure 6.2, we can see that for medium number of components, defect level is relatively unchanged for larger coefficients of uncertainty. On the contrary $\epsilon$ has to be made far smaller to gain in defect level.
- Fault coverage monotonically increases with the number of components as in Figure 6.3. An increase in number of components implies a greater observability for each coefficient. Increased observability is due to the fact that every added component need not increase the count of number of coefficients. For example, a resistor added may not increase the order of the circuit. This leads to more circuit components per coefficient and hence


Figure 6.4: RC ladder filter network of $n$ stages.
an increased observability. This in turn increases fault coverage as more components now have a bearing on circuit TFCs.

To further validate the bounds derived, we simulated and tested TFC based approach on benchmark circuits proposed and maintained by Kondagunturi et al. [70]. These are spice models from ITC'97 benchmark circuits and Statistical Fault Analyzer (SFA) based models proposed by Epstein et al. [42]. The fault model chosen by us for component faults (soft faults) is $\sigma$ deviation from nominal value and for catastrophic faults we used open/short faults. To obtain the fault coverage values, we used simulation. Each sample circuit contained a single component fault of size $\pm \sigma, \pm 2 \sigma, \cdots, \pm 10 \sigma$ (without allowing negative component values), and was simulated to determine whether the fault was uncovered by the TFC based approach for the chosen value of coefficient of uncertainty. We chose $\frac{\epsilon}{\sigma}=0.1$. The computed and simulated values of defect level and fault coverage for each of the benchmark circuits are tabulated in Table 6.1. In the table, the benchmark with largest component count, ITC'97e, has about 35 components. As a result, we could not verify the tightness of bounds on large component count circuits. To circumvent this predicament, we relied on the RC ladder filter network of Section 6.4. Computed bound and simulated values of defect level as a function of component count are shown in Figure 6.5.

### 6.5 Simulation Versus Optimization: A Trade-off

We now introduce the "simulation-optimization" tradeoff that results in a typical TFC based analog circuit test scenario. For circuits with more than ten components, the time

Table 6.1: Defect level and fault coverage of benchmark circuits obtained from computation and simulation. For brevity in the table, T: Transistor, O: Opamp, R: Resistor, C: Capacitor, $N$ : Total number of components.

| Circuit | Source | Component Count |  |  |  |  | Defect Level(\%) |  | Fault Coverage(\%) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | T | O | R | C | $N$ | Comp. | Sim. | Comp. | Sim. |
| Operational Amplifier \#1 | ITC '97a | 8 | - | 2 | 1 | 11 | 12.51 | 5.69 | 84.78 | 85.31 |
| Continuous-Time State-Variable Filter | ITC '97b | - | 3 | 7 | 2 | 12 | 15.89 | 5.23 | 87.17 | 87.66 |
| Operational Amplifier \#2 | ITC '97c | 10 | - | - | 1 | 11 | 12.51 | 5.69 | 84.78 | 85.31 |
| Leapfrog Filter | ITC '97d | - | 6 | 13 | 4 | 23 | 28 | 1.33 | 98.05 | 98.19 |
| Digital-to-Analog Converter | ITC '97e | 16 | 1 | 17 | 1 | 35 | 32.62 | 0.2 | 99.75 | 99.78 |
| Differential Amplifier | SFAa | 4 | - | 5 | - | 9 | 7.72 | 6.43 | 78.57 | 79.18 |
| Comparator | SFAb | - | 1 | 3 | - | 4 | 7.78 | 3.75 | 49.57 | 50.21 |
| Single Stage Amplifier | SFAc | 1 | - | 5 | - | 6 | 8.73 | 6.17 | 64.19 | 64.87 |
| Elliptical filter | SFAd | - | 3 | 15 | 7 | 25 | 1.02 | 0.99 | 98.61 | 98.72 |
| Low-Pass Filter | Lucent1 | - | 1 | 3 | 1 | 5 | 8.51 | 5.30 | 57.50 | 58.18 |
| RC Ladder Filter (1 stage) | - | - | - | 1 | 1 | 2 | 2.5 | 1.1 | 55.50 | 57.33 |
| RC Ladder Filter (18 stage) | - | - | - | 18 | 18 | 36 | 30.45 | 3.98 | 99.1 | 99.53 |
| RC Ladder Filter (50 stage) | - | - | - | 50 | 50 | 100 | 44.05 | 11.58 | 99.7 | 99.8 |



Figure 6.5: Comparison of defect level bounds with simulated value ( $\frac{\epsilon}{\sigma}=0.1$ ) for RC ladder filter network.
required for simulation is much less compared to optimization of TFC with a coefficient of uncertainty $(\epsilon>0.1)$. However, for smaller component count (e.g., $N=12$ resistors and capacitors) and uncertainty coefficient $(\epsilon=0.07)$ simulation has to be carried out at a large number of points. The number of points where simulation must be carried out to realize a lower $\epsilon$ increases steeply for values of $\epsilon \leq 0.07$ (e.g., points along edges and planes of hypercube enclosing the coefficient instead of just the vertices are now to be simulated) and optimization turns out to be computationally cheaper than simulation. The plot of CPU time required in seconds against uncertainty for both optimization and simulation is plotted in Figure 6.6. The CPU used for simulation in this plot was a Dell machine that has a 2.66 GHz Pentium 4 processor, 1 GB RAM, and 250 GB hard disk space. Note that the time required for optimization remains constant regardless of the value chosen for $\epsilon$, as optimizing results in actual MSDF where $\epsilon=0$. Time required for simulation decreases exponentially with increasing $\epsilon$. Thus there is a tradeoff between the number of circuit components, coefficient of uncertainty (and in turn defect level) that has to be evaluated before choosing to simulate or optimize a circuit as the computational overheads with wrong choice can be substantial.

### 6.6 Conclusion

We have derived the bounds for defect level and fault coverage possible in transfer coefficient based analog circuit test. We observe that a higher component count yields lower defect level and higher fault coverage in transfer function coefficient (TFC) based approach for testing linear analog circuits. A possible strategy for deciding whether to use simulation or non-linear optimization [53] to find the bounds on coefficient has been discussed. We find that for lower defect levels it is computationally more expensive to simulate and instead we may use non-linear optimization.

The proposed techniques can be applied to various forms of analog circuit test procedures. In recent publications, we have discussed polynomial coefficient based testing of linear and non-linear circuits $[119,124,125,127,128]$. The output function of the circuit is


Figure 6.6: CPU time (in seconds) to compute NMSDF by simulation versus coefficient of uncertainty, $\epsilon$.
expressed as a polynomial in the input signal magnitude. Through a proper selection of the test inputs, the coefficients of this polynomial show high sensitivity to component variations. The proposed technique could potentially allow the defect level and fault coverage analysis of non-linear analog circuits.

## Chapter 7

## Conclusion

Alternate test and fault-model based test methodologies leverage the dependence of outputs of the circuit to the variations in circuit components. In this thesis, we proposed circuit signatures for bolstering both these test methodologies. In particular, we demonstrated parametric and catastrophic fault testing in analog circuits using the proposed signatures. The signatures are based on output's polynomial function approximation for an input stimulus swept across the voltage and frequency range; an exponential transformation of coefficients of the output's polynomial function approximation; probabilistic moments of the output for an random input signal (conforming to a known probability density function). Using the proposed signatures sufficiently small parametric faults of sizes ( $\approx 5 \%$ or more) were uncovered. The proposed signatures have also been used for diagnosis of both catastrophic and parametric faults based on sensitivity analysis of the signatures to the circuit components. Furthermore, the proposed high-sensitivity test signatures increase the correlation of $\mathrm{RF} /$ analog circuit outputs to specification of the circuit as is desired in alternate test methodology to minimize yield loss and defect level.

### 7.1 Thoughts on Future Work

Signatures proposed in this thesis can be used in a closed loop framework such that the correlation of signatures to circuit specifications is further boosted up. Authors in [138] propose an adaptive test methodology for analog circuits in the alternate/signature test framework. Our preliminary studies on this approach have shown the feasibility of this approach with in conjunction with the signatures such as polynomial coefficients and Vtransform coefficients proposed in the previous chapters.

### 7.1.1 Adaptive Test With Signatures

Block diagram in Figure 7.1 shows the high-level conceptual framework of the adaptive test methodology using circuit signatures. The circuit-under-test (CUT) is applied with a carefully crafted stimulus, whose output is then post-processed to generate the signatures such as polynomial coefficients or V-transform coefficients (proposed in previous chapters). The signatures are then used to compute correlation with the actual specification based on actual specification measurement of a small sampling of CUT at run-time. Based on the prevailing correlation, the input stimulus is tuned to achieve optimally sensitive signatures that has the highest degree of correlation to the circuit specification.

### 7.1.2 Preliminary Experiments

To our knowledge, a run-time, closed-loop tuning of the input stimulus to increase the correlation of the circuit signature to circuit specification for analog circuits has not been attempted before. Our initial experiments on a sample of 400 LNA circuits show promising results on the possibility of using such closed-loop tuning on circuit stimulus to achieve high correlation with specification, which results in lower defect level and yield loss. Figure 7.3 shows the improved correlation between the signature, in this case, Vtransform of supply current $\left(I_{d d}\right)$, as opposed to just $I_{d d}$ and the specification IIP3 (shown in Figure 7.2). The penalty paid in this process is the extra test-time required to process the signatures and compute the required adjustments to the input stimulus at run-time (for example at production). However, it turns out that even minor adjustments in the input stimulus parameters can give rich dividends in the amount of correlation achieved through such closed-loop tuning. Furthermore, the computation time required for computing the change in stimulus along with the time required to initiate the change in the input stimulus amounts to about $10 \%$ increase in the total test-time when compared to test-flows that do not use such closed form tuning. Table 7.1 shows a comparison of three techniques, namely: testing for the specification "as is," using V-transform coefficients in open-loop, and using


Figure 7.1: Block diagram of the adaptive test system based on circuit signatures.

Table 7.1: Comparison of defect level, yield loss, and test time for actual specification test, signature test in open loop, and signature test in closed loop.

| Test Method | Defect Level | Yield Loss | Test Time (per device) |
| :---: | :---: | :---: | :---: |
| Actual specification test | $0 \%$ | $0 \%$ | 15 s |
| Signature test in open loop | $8 \%$ | $12 \%$ | 100 ms |
| Signature test in closed loop | $0.8 \%$ | $1.8 \%$ | 105 ms |

V-transform coefficients in closed-loop. Actual specification testing serves as the baseline case (or ideal scenario) for defect level (DL) and yield loss (YL). Notice that signatures taken in open-loop result in a DL and YL of $8 \%$ and $12 \%$ respectively. Having a closed-loop tuning of the stimulus improves DL and YL to $0.8 \%$ and $1.8 \%$ with a $5 \%$ time-penalty over the open-loop case. But both these techniques give close to a 100x improvement in test-time over the baseline case (of measuring actual specification). More experiments are needed to study how this procedure would scale when the number of CUT are large and any other inadequacies of this approach.


Figure 7.2: Scatter plot of tested devices showing defect level and yield loss for the open loop signature test, where the input stimulus is not tuned adaptively.

### 7.1.3 Estimating Defect Level in Analog and Radio-Frequency Circuit Testing

The strong correlation between circuit signatures and circuit specifications, and the correlation among circuit specifications themselves can be used to design an optimal set of tests for specifications that will achieve a desired defect level in the tested parts. A small subset of specifications of the circuit that is strongly correlated with the all the specifications, herein referred to as pre-test covers all the specifications to the desired defect level. The goodness of a pre-test (could either be circuit signature or even specification test) can then be characterized as the number of specification tests that it eliminates at a desired defect level. Research along this line is important in making signature based testing relevant and useful in a practical setting like production testing of high-volume integrated circuits in foundries since the biggest concern in adoption of such alternate test strategies is the unknown extent of defect level resulting from eliminating an actual specification test in lieu of signature [136, 26].


Figure 7.3: Scatter plot of tested devices showing defect level and yield loss for the closed loop signature test, where the input stimulus is tuned adaptively.

## Bibliography

[1] "International Technology Roadmap for Semiconductors (ITRS) 1999," Accessed 05/11/2013. http://www.itrs.net/Links/2001ITRS/Links/1999_SIA_Roadmap/Test.pdf.
[2] "International Technology Roadmap for Semiconductors (ITRS) 2009," Accessed 05/11/2013. http://www.itrs.net/Links/2009ITRS/Home2009.htm.
[3] "NI ELVIS," Accessed 05/28/2013. http://www.ni.com/ni-elvis/.
[4] "LTspice IV, Linear Technology," accessed June 23, 2013. http://www.linear.com/designtools/software/.
[5] L. Abdallah, H.-G. Stratigopoulos, S. Mir, and J. Altet, "Testing RF Circuits with True Non-Intrusive Built-in Sensors," in Proc. Design, Automation Test in Europe Conference Exhibition, 2012, pp. 1090-1095.
[6] A. Abderrahman, E. Cerny, and B. Kaminska, "Optimization Based Multifrequency Test Generation for Analog Circuits," Journal of Electronic Testing: Theory and Applications, vol. 9, no. 1-2, pp. 59-73, Mar. 1996.
[7] M. Abramovici, M. A. Breuer, and A. D. Friedman, Digital Systems Testing and Testable Design. New York, NY: Wiley-IEEE Press, 1994.
[8] E. Acar and S. Ozev, "Defect-Based RF Testing Using a New Catastrophic Fault Model," in Proc. International Test Conf., 2005.
[9] V. D. Agrawal, "An Information Theoretic Approach to Digital Fault Testing," IEEE Trans. Comput., vol. C-30, no. 8, pp. 582-587, Aug. 1981.
[10] S. S. Akbay, S. Sen, and A. Chatterjee, "Testing RF Components with Supply Current Signatures," in Proc. Asian Test Symposium, Nov. 2007, pp. 393-398.
[11] R. J. Allen, "Failure Prediction Employing Continuous Monitoring Techniques," IEEE Transactions on Aerospace, vol. 1, no. 2, pp. 924-930, 1963.
[12] W. P. M. Allen, D. G. Bailey, S. N. Demidenko, and V. Piuri, "Analysis and Application of Digital Spectral Warping in Analog and Mixed-Signal Testing," IEEE Transactions on Reliability, vol. 52, no. 4, pp. 444-457, Dec. 2003.
[13] M. Aminian and F. Aminian, "A Comprehensive Examination of Neural Network Architectures for Analog Fault Diagnosis," in Proc. Int. Joint Conf. Neural Networks, volume 3, 2001, pp. 2304-2309.
[14] K. Arabi, B. Kaminska, and J. Rzeszut, "A New Built-in Self-test Approach For Digital-to-analog And Analog-to-digital Converters," in Proc. IEEE/ACM Int. Conf. on ComputerAided Design, 1994, pp. 491-494.
[15] F. Azais, Y. Bertrand, M. Renovell, A. Ivanov, and S. Tabatabaei, "An All-Digital DFT Scheme for Testing Catastrophic Faults in PLLs," IEEE Design $\mathcal{\xi}$ Test of Computers, vol. 20, no. 1, pp. 60-67, 2003.
[16] A. Balivada, H. Zheng, N. Nagi, A. Chatterjee, and J. A. Abraham, "A Unified Approach to Fault Simulation of Linear Mixed-Signal Circuits," Jour. Electronic Testing: Theory and Applications, vol. 9, no. 1, pp. 29-41, Aug. 1996.
[17] J. W. Bandler and A. E. Salama, "Fault Diagnosis of Analog Circuits," Proceedings of the IEEE, vol. 73, no. 8, pp. 1279-1325, 1985.
[18] M. J. Barragan, R. Fiorelli, G. Leger, A. Rueda, and J. L. Huertas, "Improving the Accuracy of RF Alternate Test Using Multi-VDD Conditions: Application to Envelope-Based Test of LNAs," in Proc. 20th IEEE Asian Test Symposium, Nov. 2011, pp. 359-364.
[19] S. D. Bedrosian and D. W. C. Shen, "Adaptive Learning Model for Optimization of Analog Tests," in Proc. 20th Mid-west Symp. Circuits and Systems, 1977, pp. 206-210.
[20] R. S. Berkowitz, "Conditions for Network-Element-Value Solvability," IRE Transactions on Circuit Theory, vol. 9, no. 1, pp. 24-29, 1962.
[21] R. S. Berkowitz and P. B. Krishnaswamy, "Computer Techniques for Solving Electric Circuits for Fault Isolation," IEEE Transactions on Aerospace, vol. 1, no. 2, pp. 1090-1099, 1963.
[22] R. S. Berkowitz and R. L. Wexelblat, "Statistical Considerations in Element Value Solutions," IRE Transactions on Military Electronics, vol. MIL-6, no. 3, pp. 282-288, 1962.
[23] S. Bhunia and K. Roy, "Dynamic Supply Current Testing of Analog Circuits Using Wavelet Transform," in Proc. 20th IEEE VLSI Test Symp., Apr. 2002, pp. 302-307.
[24] S. Biswas and R. D. Blanton, "Statistical Test Compaction Using Binary Decision Trees," IEEE Design $\mathcal{E}^{3}$ Test of Computers, vol. 23, no. 6, pp. 452-462, 2006.
[25] S. Biswas, P. Li, R. D. Blanton, and L. T. Pileggi, "Specification Test Compaction for Analog Circuits and MEMS [Accelerometer and Opamp Examples]," in Proc. Design, Automation and Test in Europe, 2005, pp. 164-169.
[26] A. Bounceur, S. Mir, and H.-G. Stratigopoulos, "Estimation of Analog Parametric Test Metrics Using Copulas," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 30, no. 9, pp. 1400-1410, 2011.
[27] R. N. Bracewell, The Fourier Transform and Its Applications. McGraw-Hill, 1986.
[28] S. Bracho, M. Martinez, and J. Arguelles, "Current Test Methods in Mixed Signal Circuits," in Proc. 38th Midwest Symp. Circuits and Systems, volume 2, 1995, pp. 1162-1167.
[29] A. M. Brosa and J. Figueras, "On Maximizing the Coverage of Catastrophic and Parametric Faults," in Proc. European Test Workshop 1999, 1999, pp. 123-128.
[30] F. D. Brown, N. F. McAllister, and R. P. Perry, "An Application of Inverse Probability to Fault Isolation," IRE Trans. Mil. Electron., vol. MIL-6, no. 1, pp. 260-267, 1962.
[31] J. M. Brown, D. R. Towill, and P. A. Payne, "Predicting Servomechanism Dynamic Errors from Frequency Response Measurements," Radio and Electronic Engineer, vol. 42, no. 1, pp. 7-20, 1972.
[32] M. Burns and G. Roberts, Introduction to Mixed-Signal IC Test and Measurement. Oxford University Press, 2000.
[33] M. L. Bushnell and V. D. Agrawal, Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits. Boston: Springer, 2000.
[34] S. Chakrabarty, V. Rajan, J. Ying, M. Mansjur, K. Pattipati, and S. Deb, "A Virtual Test-Bench for Analog Circuit Testability Analysis and Fault Diagnosis," in Proc. IEEE AUTOTESTCON, 1998, pp. 337-352.
[35] S. Chakravarty and P. J. Thadikaran, Introduction to IDDQ Testing. Springer, 1997.
[36] C.-Y. Chao, H.-J. Lin, and L. Milor, "Fault-Driven Testing of LSI Analog Circuits," in Proc. 35th Midwest Symp. Circuits and Systems, 1992, pp. 927-930.
[37] S. Cherubal and A. Chatterjee, "Test Generation Based Diagnosis of Device Parameters for Analog Circuits," in Proc. Design, Automation and Test in Europe Conf., 2001, pp. 596-602.
[38] L. O. Chua, Introduction to Nonlinear Network Theory. McGraw-Hill, 1967.
[39] Y. Deng, Y. He, and Y. Sun, "Fault Diagnosis of Analog Circuits with Tolerances Using Artificial Neural Networks," in Proc. IEEE Asia-Pacific Conf. Circuits and Systems, 2000, pp. 292-295.
[40] G. Devarayanadurg and M. Soma, "Analytical Fault Modeling and Static Test Generation for Analog ICs," in Proc. Int. Conf. on Computer-Aided Design, Nov. 1994, pp. 44-47.
[41] K. R. Eckersall, P. L. Wrighton, I. M. Bell, B. R. Bannister, and G. E. Taylor, "Testing Mixed Signal ASICs Through the Use of Supply Current Monitoring," in Proc. Third European Test Conf., 1993, pp. 385-391.
[42] B. R. Epstein, M. H. Czigler, and S. R. Miller, "Fault Detection and Classification in Linear Integrated Circuits: An Application of Discrimination Analysis and Hypothesis Testing," IEEE Trans. Comp. Aided Design, vol. 12, no. 1, pp. 102-113, Jan. 1993.
[43] T.-C. Esteban and C.-M. Jaime, "Computing Symbolic Transfer Functions of Analog Circuits by Applying Pure Nodal Analysis," in Proc. 4th IEEE International Caracas Conf. Devices, Circuits and Systems, Apr. 2002, pp. C023 - C1-5.
[44] S. L. Farchy, E. D. Gadzheva, L. H. Raykovska, and T. G. Kouyoumdjiev, "Nullator-Norator Approach to Analogue Circuit Diagnosis Using General-Purpose Analysis Programmes," Int. Journal of Circuit Theory and Applications, vol. 23, no. 6, pp. 571-585, Dec. 1995.
[45] J. Figueras, "Possibilities and Limitations of IDDQ Testing in Submicron CMOS," in Proc. Innovative Systems in Silicon Conf., Oct. 1997, pp. 174-185.
[46] S. Freeman, "Optimum Fault Isolation by Statistical Inference," IEEE Transactions on Circuits and Systems, vol. 26, no. 7, pp. 505-512, 1979.
[47] W. J. H. Friedman, "Multivariate Adaptive Regression Splines," Annals Ststistics, vol. 19, pp. 1-141, 1991.
[48] D. D. Gaitonde and D. M. H. Walker, "Hierarchical Mapping of Spot Defects to Catastrophic Faults-Design and Applications," IEEE Transactions on Semiconductor Manufacturing, vol. 8, no. 2, pp. 167-177, 1995.
[49] L. Gefferth, "Fault Identification in Resistive and Reactive Networks," Int. J. Circuit Theory Appl., vol. 2, no. 1, pp. 273-277, 1974.
[50] P. Gray, B. Wooley, and R. Brodersen, Analog MOS Integrated Circuits, II. New York, NY: Wiley-IEEE Press, 1989.
[51] P. R. Gray, P. Hurst, S. Lewis, and R. G. Meyer, Analysis and Design of Analog Integrated Circuits. New York, NY: Wiley, 4th edition, 2001.
[52] R. K. Gulati and C. F. Hawkins, IDDQ Testing of VLSI Circuits. Springer, 1993.
[53] Z. Guo and J. Savir, "Analog Circuit Test Using Transfer Function Coefficient Estimates," in Proc. Int. Test Conf., Oct. 2003, pp. 1155-1163.
[54] Z. Guo, X. M. Zhang, J. Savir, and Y.-Q. Shi, "On Test and Characterization of Analog Linear Time-Invariant Circuits Using Neural Networks," in Proc. 10th Asian Test Symp., 2001, pp. 338-343.
[55] A. Halder, S. Bhattacharya, and A. Chatterjee, "Automatic Multitone Alternate Test Generation for RF Circuits Using Behavioral Models," in Proc. Int. Test Conf., Nov. 2003, pp. 665-673.
[56] A. Halder, S. Bhattacharya, and A. Chatterjee, "System-Level Specification Testing Of Wireless Transceivers," IEEE Trans. on Very Large Scale Integration (VLSI) Systems, vol. 16, no. 3, pp. 263-276, 2008.
[57] N. B. Hamida and B. Kaminska, "Analog Circuit Testing Based on Sensitivity Computation and New Circuit Modeling," in Proc. Int. Test Conf., 1993, pp. 652-661.
[58] N. B. Hamida and B. Kaminska, "Multiple Fault Analog Circuit Testing by Sensitivity Analysis," Journal of Electronic Testing: Theory and Applications, vol. 4, no. 4, pp. 331-343, Nov. 1993.
[59] D. Han and A. Chatterjee, "Simulation-in-the-loop Analog Circuit Sizing Method using Adaptive Model-based Simulated Annealing," in Proc. 4th IEEE International Workshop on System-on-Chip for Real-Time Applications, July 2004, pp. 127-130.
[60] W. J. Hankley and H. M. Merrill, "A Pattern Recognition Technique for System Error Analysis," IEEE Transactions on Reliability, vol. R-20, no. 3, pp. 148-153, 1971.
[61] S. Haykin and B. V. Veen, Signals and Systems. Wiley, 2003.
[62] W. Hochwald and J. Bastian, "A Dc Approach for Analog Fault Dictionary Determination," IEEE Transactions on Circuits and Systems, vol. 26, no. 7, pp. 523-529, 1979.
[63] C. Holdenried, J. Haslett, J. McRory, R. Beards, and A. Bergsma, "A DC-4 GHz True Logarithmic Amplifier: Theory and Implementation," IEEE Journal of Solid-State Circuits, vol. 37, no. 10, pp. 1290-1299, Oct. 2002.
[64] J. Huanca and R. Spence, "New Statistical Algorithm for Fault Location in Toleranced Analogue Circuits," IEE Proceedings Electronic Circuits and Systems Pt. G., vol. 130, no. 6, pp. 243-251, 1983.
[65] P. Kabisatpathy, A. Barua, and S. Sinha, "A Pseudo-Random Testing Scheme for Analog Integrated Circuits Using Artificial Neural Network Model-Based Observers," in Proc. 45 th Midwest Symp. on Circuits and Systems, volume 2, 2002.
[66] P. Kabisatpathy, A. Barua, and S. Sinha, Fault Diagnosis of Analog Integrated Circuits. Springer, 2005.
[67] J. Kaderka, V. Musil, J. Povazanec, and P. Simek, "Neural Network Based System for Testing and Diagnostics of Analogue Integrated Circuits," in Proc. Third IEEE Int. Electronics, Circuits, and Systems Conf., volume 2, 1996, pp. 1198-1201.
[68] T. Kailath, Linear Systems. Prentice Hall, 1980.
[69] S. Katz, R. M. H. Cheng, and V. Aula, "Fault Identification in Resistive and Reactive Networks," Int. J. Circuit Theory Appl., vol. 7, no. 1, pp. 399-412, 1979.
[70] R. Kondagunturi, E. Bradley, K. Maggard, and C. Stroud, "Benchmark Circuits for Analog and Mixed-Signal Testing," in Proc. 20th Int. Conf. on Microelectronics, Mar. 1999, pp. 217-220.
[71] J. Kranton and A. Libenson, "A Pattern Recognition Approach to Fault Isolation," IEEE Transactions on Aerosp.-Support Conf. Procedures, vol. AS-1, no. 1, pp. 1320-1326, 1963.
[72] E. Kreyzig, Advanced Engineering Mathematics. Wiley, 2005.
[73] J. Lee and S. D. Bedrosian, "Fault Isolation Algorithm for Analog Electronic Systems using the Fuzzy Concept," IEEE Transactions on Circuits and Systems, vol. 26, no. 7, pp. 518-522, 1979.
[74] T. H. Lee, The Design of CMOS Radio-Frequency Integrated Circuits. Cambridge University Press, 1998.
[75] W. L. Lindermeir, H. E. Graeb, and K. J. Antreich, "Analog Testing by Characteristic Observation Inference," IEEE Trans. Comp. Aided Design, vol. 23, no. 6, pp. 1353-1368, June 1999.
[76] W. M. Lindermeir, H. E. Graeb, and K. J. Antreich, "Analog Testing by Characteristic Observation Inference," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 18, no. 9, pp. 1353-1368, 1999.
[77] W. M. Lindermeir, T. J. Vogels, and H. E. Graeb, "Analog Test Design with IDD Measurements for the Detection of Parametric and Catastrophic Faults," in Proc. Design, Automation and Test in Europe, 1998, pp. 822-827.
[78] J. H. Maenpaa, C. J. Stehman, and W. J. Stahl, "Fault Isolation in Conventional Linear Systems: A Progress Report," IEEE Transactions on Reliability, vol. R-18, no. 1, pp. 12-14, 1969.
[79] M. Mahoney, DSP-Based Testing of Analog and Mixed-Signal Circuits. IEEE Computer Society Press, 1987.
[80] A. Meixner and W. Maly, "Fault Modeling for the Testing of Mixed Integrated Circuits," in Proc. Int. Test Conference, 1991, pp. 564-572.
[81] H. M. Merrill, "Failure Diagnosis Using Quadratic Programming," IEEE Transactions on Reliability, vol. R-22, no. 4, pp. 207-213, 1973.
[82] L. Milor, "A Tutorial Introduction to Research on Analog and Mixed-Signal Circuit Testing," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 45, no. 10, pp. 1389-1407, Oct. 1998.
[83] L. Milor and A. L. Sangiovanni-Vincentelli, "Optimal Test Set Design for Analog Circuits," in Proc. IEEE Int. Conf. on Computer-Aided Design, 1990, pp. 294-297.
[84] L. Milor and A. L. Sangiovanni-Vincentelli, "Minimizing Production Test Time to Detect Faults in Analog Circuits," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 13, no. 6, pp. 796-813, 1994.
[85] L. Milor and V. Visvanathan, "Detection of Catastrophic Faults in Analog Integrated Circuits," IEEE Trans. Comp. Aided Design, vol. 8, no. 6, pp. 114-130, June 1989.
[86] S. Mir, H.-G. Stratigopoulos, and A. Bounceur, "Density Estimation for Analog/RF Test Problem Solving," in Proc. 28th IEEE VLSI Test Symposium, Apr. 2010, p. 41.
[87] C. Morgan, V. Y. Tawfik, and D. R. Towill, "Fault Location in a Noisy Multiple-Nonlinearity Servosystem," IEEE Transactions on Circuits and Systems, vol. 26, no. 7, pp. 586-589, 1979.
[88] C. Morgan and D. R. Towill, "Application of the Multiharmonic Fourier Filter to Nonlinear System Fault Location," IEEE Transactions on Instrumentation and Measurement, vol. 26, no. 2, pp. 164-169, 1977.
[89] K. Nadesalingam and D. R. Towill, "Frequency Domain Fault Detection and Diagnosis in Hybrid Control Systems: A Feasibility Study," IEEE Transactions on Instrumentation and Measurement, vol. 27, no. 2, pp. 193-199, 1978.
[90] N. Nagi, A. Chatterjee, A. Balivada, and J. A. Abraham, "Fault-Based Automatic Test Generator for Linear Analog Devices," in Proc. Int. Conf. Computer Aided Design, May 1993, pp. 88-91.
[91] T. Ozawa, Analog Methods for Computer-Aided Circuit Analysis and Diagnosis. Marcel Dekker, 1988.
[92] C.-Y. Pan and K.-T. Cheng, "Test Generation for Linear Time-Invariant Analog Circuits," IEEE Trans. Circuits and Systems II: Analog and Digital Signal Processing, vol. 46, no. 5, pp. 554-564, May 1999.
[93] V. Panic, D. Milovanovic, P. Petkovic, and V. Litovski, "Fault Location in Passive Analog RC Circuits by measuring Impulse Response," in Proc. 20th Int. Conf. on Microelectronics, Sept. 1995, pp. 12-14.
[94] A. Papoulis, Probability, Random Variables, and Stochastic Processes. McGraw-Hill, 1965.
[95] J. Park, J. Chung, and J. A. Abraham, "LFSR-Based Performance Characterization of Nonlinear Analog and Mixed-Signal Circuits," in Proc. IEEE Asian Test Symposium, Nov. 2009, pp. 373-378.
[96] J. Park, H. Shin, and J. A. Abraham, "Pseudorandom Test for Nonlinear Circuits Based on a Simplified Volterra Series Model," in Proc. 8th IEEE International Symp. on Quality Electronic Design, Mar. 2007, pp. 495-500.
[97] W. A. Plice, "Overview of Current Automated Analog Test Design," in Proc. IEEE Test Semiconductor Conf., Nov. 1979, pp. 128-136.
[98] T. L. Quarles, D. O. Pederson, A. R. Newton, A. L. Sangiovanni-Vincentelli, C. Wayne, and J. M. Rabaey, "The Spice Page," accessed June 23, 2013. http://bwrcs.eecs.berkeley.edu/Classes/IcBook/SPICE/.
[99] R. Rajsuman, $I D D Q$ Testing for CMOS VLSI. Artech House, 1995.
[100] R. Ramadoss and M. L. Bushnell, "Test Generation for Mixed-Signal Devices Using Signal Flow Graphs," in Proc. 9th Int. Conf. on VLSI Design, Jan. 1996, pp. 242-248.
[101] R. Ramadoss and M. L. Bushnell, "Test Generation for Mixed-Signal Devices Using Signal Flow Graphs," Journal of Electronic Testing: Theory and Applications, vol. 14, no. 3, pp. 189-205, June 1999.
[102] M. Ransom and R. Saeks, "Fault Isolation with Insufficient Measurements," IEEE Transactions on Circuit Theory, vol. 20, no. 4, pp. 416-417, 1973.
[103] B. Razavi, Design of Analog CMOS Integrated Circuits. McGraw-Hill, 2001.
[104] B. Razavi, RF Microelectronics. Prentice Hall, 2011.
[105] S. C. D. Roy, "Single Shunt Fault Diagnosis in a Resistive Ladder," IEEE Transactions on Instrumentation and Measurement, vol. IM-30, no. 2, pp. 143-146, 1981.
[106] L. M. Roytman and M. N. S. Swamy, "Criteria for Analog Fault Diagnosis," in Proc. European Conf. Circuit Theory and Design, 1981, pp. 75-78.
[107] R. A. Rutenbar, "Design for Leading-Edged Mixed-Signal ICs Analog Intellectual Property: Why, When, How," Accessed 05/11/2013. http://www.hotchips.org/wp-content/uploads/hc_archives/hc13/1_Sun/t2a-rutenbar.pdf.
[108] R. Saeks, "An Experiment in Fault Prediction-II," in Proc. Int. Automatic Testing Conf. AUTOTESTCON, 1976, p. 53.
[109] R. Saeks, "An Approach to Built-In Testing," IEEE Transactions on Aerospace and Electronic Systems, vol. AES-14, no. 5, pp. 813-818, 1978.
[110] A. E. Salama, J. A. Starzyk, and J. W. Bandler, "A Review of Analog Automatic Test Generation," in Proc. Int. Automatic Testing Conf. AUTOTESTCON, 1978, pp. 1-8.
[111] J. Savir and Z. Guo, "Test Limitations of Parametric Faults in Analog Circuits," in Proc. IEEE 11th Asian Test Symp., 2002, pp. 39-44.
[112] K. B. Schaub and J. Kelly, Production Testing of RF and System-on-a-Chip Devices for Wireless Communications. Artech House, 2004.
[113] H. H. Schreiber, "Fault Dictionary Based upon Stimulus Design," IEEE Transactions on Circuits and Systems, vol. 26, no. 7, pp. 529-537, 1979.
[114] S. Seshu and R. Waxman, "Fault Isolation in Conventional Linear Systems-A Feasibility Study," IEEE Transactions on Reliability, vol. R-15, no. 1, pp. 11-16, 1966.
[115] N. Shanbhag, K. Soumyanath, and S. Martin, "Reliable Low-Power Design in the Presence of Deep Submicron Noise," in Proc. Int. Symp. Low Power Electronics and Design, 2000, pp. 295-302.
[116] N. R. Shanbhag, "A Fundamental Basis for Power-Reduction in VLSI Circuits," in Proc. IEEE Int. Symp. Circuits and Systems, volume 4, 1996, pp. 9-12.
[117] S. Sindia, V. D. Agrawal, and F. F. Dai, "LNA Test: A Polynomial Coefficient Approach," in Proc. North Atlantic Test Workshop, 2011, Accessed 05/27/2013. http://www.eng.auburn.edu/~agrawvd/TALKS/NATW11/LNA_test.pdf.
[118] S. Sindia, V. D. Agrawal, and V. Singh, "Distinguishing Process Variation Induced Faults from Manufacturing Defects in Analog Circuits using V-Transform Coefficients," in Proc. 43rd IEEE Southeastern Symposium on System Theory, Mar. 2011, pp. 231-236.
[119] S. Sindia, V. D. Agrawal, and V. Singh, "Non-linear Analog Circuit Test and Diagnosis under Process Variation using V-Transform Coefficients," in Proc. 29th IEEE VLSI Test Symposium, May 2011, pp. 64-69.
[120] S. Sindia, V. D. Agrawal, and V. Singh, "Testing Linear and Non-linear Analog Circuits using Moment Generating Functions," in Proc. 12th IEEE Latin American Test Workshop, Mar. 2011, pp. 1-6.
[121] S. Sindia, V. D. Agrawal, and V. Singh, "Defect Level and Fault Coverage in Coefficient Based Analog Circuit Testing," Journal of Electronic Testing: Theory and Applications, vol. 28, no. 4, pp. 541-549, Aug. 2012.
[122] S. Sindia, V. D. Agrawal, and V. Singh, "Parametric Fault Testing of Non-Linear Analog Circuits Based on Polynomial and V-Transform Coefficients," Journal of Electronic Testing: Theory and Applications, vol. 28, no. 5, pp. 757-771, Oct. 2012.
[123] S. Sindia, V. Singh, and V. D. Agrawal, "Bounds on Defect Level and Fault Coverage in Linear Analog Circuit Testing," in Proc. 13th VLSI Design and Test Symp., July 2009, pp. 410-421.
[124] S. Sindia, V. Singh, and V. D. Agrawal, "Multi-Tone Testing of Linear and Nonlinear Analog Circuits Using Polynomial Coefficients," in Proc. 18th IEEE Asian Test Symposium, Nov. 2009, pp. 63-68.
[125] S. Sindia, V. Singh, and V. D. Agrawal, "Polynomial Coefficient Based DC Testing of NonLinear Analog Circuits," in Proc. 19th ACM Great Lakes Symp. on VLSI, May 2009, pp. 69-74.
[126] S. Sindia, V. Singh, and V. D. Agrawal, "Polynomial Coefficient Based Multi-Tone Testing of Analog Circuits," in Proc. North Atlantic Test Workshop, May 2009, pp. 9-18.
[127] S. Sindia, V. Singh, and V. D. Agrawal, "V-Transform: An Enhanced Polynomial Coefficient Based DC Test for Non-Linear Analog Circuits," in Proc. of 8th IEEE East West Design ${ }^{6}$ Test Symposium, Sept. 2009, pp. 283-286.
[128] S. Sindia, V. Singh, and V. D. Agrawal, "Parametric Fault Diagnosis of Nonlinear Analog Circuits Using Polynomial Coefficients," in Proc. 23rd International Conference on VLSI Design, Jan. 2010, pp. 288-293.
[129] M. Slamani and B. Kaminska, "Analog Circuit Fault Diagnosis Based on Sensitivity Computation and Functional Testing," IEEE Design \& Test of Computers, vol. 19, no. 1, pp. 30-39, 1992.
[130] R. Spina and S. Upadhyaya, "Fault Diagnosis of Analog Circuits Using Artificial Neural Networks as Signature Analyzers," in Proc. Fifth Annual IEEE Int. ASIC Conf. and Exhibit, 1992, pp. 355-358.
[131] R. Spina and S. Upadhyaya, "Linear Circuit Fault Diagnosis using Neuromorphic Analyzers," IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 44, no. 3, pp. 188-196, 1997.
[132] H. Sriyananda and D. R. Towill, "Fault Diagnosis Using Time Domain Measurements," Radio and Electronic Engineer, vol. 43, no. 9, pp. 523-533, 1973.
[133] H. Sriyananda, D. R. Towill, and J. H. Williams, "Voting Techniques for Fault Diagnosis from Frequency-Domain Test-Data," IEEE Transactions on Reliability, vol. R-24, no. 4, pp. 260-267, 1975.
[134] V. Stopjakova, P. Malosek, M. Matej, V. Nagy, and M. Margala, "Defect Detection in Analog and Mixed Circuits by Neural Networks using Wavelet Analysis," IEEE Transactions on Reliability, vol. 54, no. 3, pp. 441-448, 2005.
[135] V. Stopjakova, D. Micusik, L. Benuskova, and M. Margala, "Neural Networks-Based Parametric Testing of Analog IC," in Proc. 17th IEEE Int. Symp. Defect and Fault Tolerance in VLSI Systems, 2002, pp. 408-416.
[136] H.-G. Stratigopoulos, "Test Metrics Model for Analog Test Development," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 31, no. 7, pp. 1116-1128, 2012.
[137] H.-G. Stratigopoulos and Y. Makris, "Error Moderation in Low-Cost Machine-LearningBased Analog/RF Testing," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 27, no. 2, pp. 339-351, 2008.
[138] H.-G. Stratigopoulos and S. Mir, "Adaptive Alternate Analog Test," IEEE Design $\xi^{\text {G }}$ Test of Computers, vol. 29, no. 4, pp. 71-79, 2012.
[139] H.-G. Stratigopoulos, S. Mir, E. Acar, and S. Ozev, "Defect Filter for Alternate RF Test," in Proc. 14th IEEE European Test Symp., 2009, pp. 101-106.
[140] H.-G. Stratigopoulos, S. Mir, and A. Bounceur, "Evaluation of Analog/RF Test Measurements at the Design Stage," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 28, no. 4, pp. 582-590, 2009.
[141] S. Sunter and N. Nagi, "Test Metrics for Analog Parametric Faults," in Proc. 17 th IEEE VLSI Test Symposium, Apr. 1999, pp. 226-234.
[142] J. C. Sutton-III, "Identification of Electronic Component Faults Using Neural Networks and Fuzzy Systems," in Proc. Int. Industrial Electronics, Control, Instrumentation, and Automation Power Electronics and Motion Control Conf., 1992, pp. 1466-1471.
[143] M. Tadeusiewicz and S. Halgas, "An Efficient Method for Simulation of Multiple Catastrophic Faults," in Proc. 15th IEEE Int. Conf. Electronics, Circuits and Systems, 2008, pp. 356-359.
[144] C. Tinaztepe and N. S. Prywes, "Generation of Software for Computer Controlled Test Equipment for Testing Analog Circuits," IEEE Transactions on Circuits and Systems, vol. 26, no. 7, pp. 537-548, 1979.
[145] M. F. Toner and G. W. Roberts, "On the Practical Implementation of Mixed Analog-Digital BIST," in Proc. Custom Integrated Circuits Conference, May 1995, pp. 525-528.
[146] K. Y. Tong, "Single Fault Location in a Linear Analogue System with Variable Sensitivity Matrix," Electronics Letters, vol. 16, no. 6, pp. 221-222, 1980.
[147] D. R. Towill, "Dynamic Testing of Control Systems," Radio and Electronic Engineer, vol. 47, no. 11, pp. 505-521, 1977.
[148] D. R. Towill and P. A. Payne, "Frequency Domain Approach to Automatic Testing of Control Systems," Radio and Electronic Engineer, vol. 41, no. 2, pp. 51-60, 1971.
[149] L. Tung and R. Saeks, "An Experiment in Fault Prediction," in Proc. 4th Symp. Reliability in Electronics, 1977, pp. 249-257.
[150] K. C. Varghese, H. J. Williams, and D. R. Towill, "Simplified ATPG and Analog Fault Location via a Clustering and Separability Technique," IEEE Transactions on Circuits and Systems, vol. 26, no. 7, pp. 496-505, 1979.
[151] P. N. Variyam, S. Cherubal, and A. Chatterjee, "Prediction of Analog Performance Parameters Using Fast Transient Testing," IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 21, no. 3, pp. 349-361, 2002.
[152] W. Verhaegen and G. Gielen, "Efficient Symbolic Analysis of Analog Integrated Circuits Using Determinant Decision Diagrams," in Proc. IEEE Int. Conf. Electronics, Circuits and Systems, Sept. 1998, pp. 89-92.
[153] B. Vinnakota, Introduction to Mixed-Signal IC Test and Measurement. Prentice-Hall PTR, 1998.
[154] R. Voorakaranam, S. S. Akbay, S. Bhattacharya, S. Cherubal, and A. Chatterjee, "Signature Testing of Analog and RF Circuits: Algorithms and Methodology," IEEE Trans. on Circuits and Systems I: Regular Papers, vol. 54, no. 5, pp. 1018-1031, 2007.
[155] R. Voorakaranam and A. Chatterjee, "Test Generation for Accurate Prediction of Analog Specifications," in Proc. 18th IEEE VLSI Test Symposium, Apr. 2000, pp. 137-142.
[156] R. Voorakaranam, S. Cherubal, and A. Chatterjee, "A Signature Test Framework for Rapid Production Testing of RF Circuits," in Proc. Design, Automation and Test in Europe Conference and Exhibition, 2002, pp. 186-191.
[157] Y. Xing, "Defect-Oriented Testing of Mixed-Signal ICs: Some Industrial Experience," in Proc. Int. Test Conference, Oct. 1998, pp. 678-687.
[158] V. Zagursky, N. Semyonova, and M. Sirovatkina, "A Histogram Method for Analog-Digital Converters Testing in Time and Spectral Domain," in Proc. European Design and Test Conference, Mar. 1995, p. 607.

## Appendix A

Some Theorems on Nonlinear Systems

Theorem A. 1 If coefficient $a_{i}$ is a monotonic function of all parameters, then $a_{i}$ takes its limit (maximum and minimum) values when at least one or more of the parameters are at the boundaries of their individual hypercube.

Proof. Let $a_{i}$ be a function of three parameters say $\mathrm{x}, \mathrm{y}$ and z . Let $a_{i}$ reach its maximum value for $\left(\mathrm{x}_{0}, \mathrm{y}_{0}, \mathrm{z}_{0}\right)$. Further let $\mathrm{x}_{0}, \mathrm{y}_{0} \neq \alpha$. Now if we can show that the maximum value of the coefficient $a_{i}$ occurs at $\mathrm{z}_{0}=\alpha$ we have proved the theorem. From definition of monotonic dependence of $a_{i}$ on circuit parameters, (A.1) follows.

$$
\begin{equation*}
a_{i}\left(\mathrm{x}_{0}, \mathrm{y}_{0}, \alpha\right) \geq \mathrm{a}_{\mathrm{i}}\left(\mathrm{x}_{0}, \mathrm{y}_{0}, \mathrm{z}_{0}\right) \forall \mathrm{z}_{0} \leq \alpha \tag{A.1}
\end{equation*}
$$

As the maximum value taken by $z=\alpha$, it follows that $z_{0}=\alpha$. With similar arguments we can show that the minimum value for coefficient occurs when $\mathrm{z}_{0}=-\alpha$. Hence the statement of theorem follows.

Theorem A. 2 In polynomial expansion of Non-Linear Analog circuit there exists at least one coefficient that is a monotonic function of all the circuit parameters.

Proof. Consider the block diagram in Figure A. 1 which models an $2 n^{\text {th }}$ order NonLinear analog circuit. $x$ is applied input and $y$ is the response, $a_{1} \cdots a_{n}$ are input summed at each stage. The coefficient corresponding to input $x$ raised to the $2 n^{t h}$ power is given by $G$ in (A.2).

$$
\begin{equation*}
G=\prod_{i=1}^{n} g_{i}^{2 i} \tag{A.2}
\end{equation*}
$$



Figure A.1: A possible system model for a non-linear circuit.
where $\mathrm{g}_{\mathrm{i}} \forall \mathrm{i}=1 \ldots \mathrm{n}$ are the monotonic gains of individual stages in the cascaded blocks. As the product of two or more monotonic functions is also monotonic we have G to be a monotonic function. $G$ constitutes the coefficient of the $n^{\text {th }}$ power of $x$ in this expansion, as it lies in the main signal flow path from input to output. Thus it is proved that there is at least one monotonically varying coefficient in a polynomial expansion of a non-linear analog circuit. Further, in general the coefficient of $2 n^{\text {th }}$ power of such a polynomial expansion is monotonic.

Theorem A. 3 A continuous non-monotonic function $f: \Re \rightarrow \Re$ can be decomposed into piecewise monotonic functions of the form:

$$
\begin{gather*}
f(x)=f(x) u\left(x_{0}-x\right)+f(x)\left(u\left(x-x_{0}\right)-u\left(x-x_{1}\right)\right)+ \\
f(x)\left(u\left(x-x_{1}\right)-u\left(x-x_{2}\right)\right)+\cdots  \tag{A.3}\\
+f(x)\left(u\left(x-x_{n-1}\right)-u\left(x-x_{n}\right)\right)
\end{gather*}
$$

where $x_{0}, x_{1}, \cdots x_{n}$ are all stationary points of $f(x)$ and
$u(x)= \begin{cases}1 & \forall x \geq 0 \\ 0 & \forall x<0\end{cases}$
Proof. By Rolle's theorem [72], if $f: \Re \rightarrow \Re$ is any continuous and differentiable function in the open interval $(a, b)$ and $f(a)=f(b)$, then there exists $c \in(a, b)$ such that $f^{\prime}(c)=0$. To extend this result, suppose $f(x)$ is increasing in the interval $\left(a, c^{-}\right)$, that is $f^{\prime}(x)>0 \forall x \in\left(a, c^{-}\right)$and decreasing in the interval $\left(c^{+}, b\right)$ that is $f^{\prime}(x)<0 \forall x \in\left(c^{+}, b\right)$ then at point $c, f^{\prime}(c)=0$. In general for a continuous function $f$ over arbitrary interval


Figure A.2: Non-linear, non-monotonic function decomposed into piecewise monotonic functions.
$(\alpha, \beta)$ there exists countable number of points $x_{i}$ such that $f^{\prime}\left(x_{i}\right)=0$ as $f(x)$ changes its monotonicity. Now that we have shown $x_{i}$ are stationary points, it follows that $f(x)$ is monotonic between any two stationary points, i.e., in the interval $\left(x_{i-1}, x_{i}\right)$. The windows generated by the step function $u(x)$ ensures that each term in the summation in (A.3) is monotonic. A typical example is shown in Figure A.2, where $\mathrm{f}(\mathrm{x})$ alternates its monotonicity at 6 points namely $x_{0}$ through $x_{5}$ and at each of these points slope is zero and $f^{\prime}(x)=0$. $f(x)$ can be expressed as sum of monotonic functions separated by windows in the intervals $\left(\mathrm{x}_{0}, \mathrm{x}_{1}\right),\left(\mathrm{x}_{1}, \mathrm{x}_{2}\right),\left(\mathrm{x}_{2}, \mathrm{x}_{3}\right),\left(\mathrm{x}_{3}, \mathrm{x}_{4}\right),\left(\mathrm{x}_{4}, \mathrm{x}_{5}\right)$.

## Appendix B

Output Variance of RC Filter


Figure B.1: First order RC low-pass filter.

We use the frequency domain approach to find the transformed RV for Gaussian noise input excitation of a first order RC filter of Figure B.1. The transfer function of that filter is given by

$$
\begin{equation*}
H(s)=\frac{V_{o}(s)}{V_{i}(s)}=\frac{1}{s R C+1} \Longrightarrow|H(j \omega)|^{2} \quad=\frac{1}{(\omega R C)^{2}+1} \tag{B.1}
\end{equation*}
$$

With white noise as the input, the discrete values are sampled Gaussian RV of zero mean and variance $=\frac{N_{o}}{2}$. The output of this filter which is the filtered response is given by $v_{o}$ and its frequency domain expression is given by

$$
\begin{equation*}
\left|V_{o}(j \omega)\right|^{2}=\frac{1}{(\omega R C)^{2}+1}\left|V_{i}(j \omega)\right|^{2} \tag{B.2}
\end{equation*}
$$

To compute the effective second order moment we integrate this output over all frequencies, i.e., $\omega=(0, \infty)$.

$$
\begin{align*}
\overline{\mu_{2}} & =\int_{0}^{\infty}\left(\frac{d \omega}{(\omega R C)^{2}+1}\right) \frac{N_{o}}{2} \\
& =\left.\frac{1}{R C} \frac{N_{o}}{2} \arctan (\omega R C)\right|_{0} ^{\infty}=\frac{N_{o} \pi}{4 R C} \tag{B.3}
\end{align*}
$$

