This Is AuburnElectronic Theses and Dissertations

Show simple item record

A Novel Through-Silicon-Via (TSV) Fabrication Method


Metadata FieldValueLanguage
dc.contributor.advisorDean, Robert N.
dc.contributor.advisorBaginski, Thomas
dc.contributor.advisorRoppel, Thaddeus
dc.contributor.authorAdanur, Emir
dc.date.accessioned2011-07-18T20:34:21Z
dc.date.available2011-07-18T20:34:21Z
dc.date.issued2011-07-18
dc.identifier.urihttp://hdl.handle.net/10415/2681
dc.description.abstractThe Through Silicon Via (TSV) is expected to be the future of 3-D chip stacking technology for electronic devices. The structure of the TSV interconnect is developed by first etching deep vias into the surface of a wafer, and later filling those vias with a desired metal. Currently, copper based TSVs are the most cost effective mass producible TSVs. Vias filled with copper provide the interconnect ―through‖ the wafer, once both the top and the bottom of the vias are exposed. This provides a solid robust interconnect isolated and protected by the wafer. It also provides the interconnect using much less volume, while reducing the need for a majority of the packaging associated with modern microelectronic packages. Copper based TSVs were produced in this work using two methods, the ADE method and the blind-via method. The ADE method introduces a unique process that is potentially compatible with post-microelectronic manufacturing. The fabricated TSVs from both methods were cross-sectioned for analysis, which revealed successful formation of solid copper TSVs.en_US
dc.rightsEMBARGO_NOT_AUBURNen_US
dc.subjectElectrical Engineeringen_US
dc.titleA Novel Through-Silicon-Via (TSV) Fabrication Methoden_US
dc.typethesisen_US
dc.embargo.lengthNO_RESTRICTIONen_US
dc.embargo.statusNOT_EMBARGOEDen_US

Files in this item

Show simple item record