This Is AuburnElectronic Theses and Dissertations

Show simple item record

Simulation Modeling and Analysis of Printed Circuit Board Assembly Lines


Metadata FieldValueLanguage
dc.contributor.advisorSmith, Jeffrey
dc.contributor.advisorEvans, John L.en_US
dc.contributor.advisorJorge, Valenzuelaen_US
dc.contributor.authorJadhav, Pradipen_US
dc.date.accessioned2008-09-09T21:21:27Z
dc.date.available2008-09-09T21:21:27Z
dc.date.issued2005-12-15en_US
dc.identifier.urihttp://hdl.handle.net/10415/679
dc.description.abstractThis thesis focuses on simulation modeling and analysis of printed circuit board assembly lines. The objectives of the study include assessing the feasibility of process flow logic and relative impact of changing line configurations. It is aimed to identify constraints or bottlenecks and development of improvement strategies accordingly. Additionally, complex interactions between various resources are examined to identify effective operator allocation and allocate buffer space. A six-step methodology is developed for this purpose. PCB assembly template is used for simulation modeling in Arena 7.01. We introduce a unique method of integrating the resource state graph into simulation modeling for PCB assembly lines and analyzing it to identify constraints, bottlenecks, and potential for improvement in terms of throughput and operator allocation.en_US
dc.language.isoen_USen_US
dc.subjectIndustrial and Systems Engineeringen_US
dc.titleSimulation Modeling and Analysis of Printed Circuit Board Assembly Linesen_US
dc.typeThesisen_US
dc.embargo.lengthNO_RESTRICTIONen_US
dc.embargo.statusNOT_EMBARGOEDen_US

Files in this item

Show simple item record