Built-In Self-Test for Digital Signal Processor Cores in Virtex-4 and Virtex-5 Field Programmable Gate Arrays
Metadata Field | Value | Language |
---|---|---|
dc.contributor.advisor | Stroud, Charles | |
dc.contributor.author | Pulukuri, Mary | |
dc.date.accessioned | 2010-05-04T18:15:45Z | |
dc.date.available | 2010-05-04T18:15:45Z | |
dc.date.issued | 2010-05-04T18:15:45Z | |
dc.identifier.uri | http://hdl.handle.net/10415/2139 | |
dc.description.abstract | Current Field Programmable Gate Arrays (FPGAs) incorporate special cores, apart from logic, such as digital signal processor (DSP) cores. The DSP cores can be cascaded to implement complex functions. An effective test approach for testing the logic and configuration memory associated with these embedded cores is essential. The thesis presents an effective approach for testing digital signal processor cores embedded in Virtex-4 and Virtex-5 FPGAs using Built-In Self-Test (BIST) methodology. Since the BIST circuitry can be programmed in the logic present inside the FPGA that is not being tested at the time, there is no area overhead or performance penalty. The implementation and verification of the developed BIST configurations was done on various families and sizes of Virtex-4 and Virtex-5 FPGAs. The developed BIST configurations also detected manufacturing faults in some of the Virtex-4 engineering sample parts. | en |
dc.rights | EMBARGO_NOT_AUBURN | en |
dc.subject | Electrical Engineering | en |
dc.title | Built-In Self-Test for Digital Signal Processor Cores in Virtex-4 and Virtex-5 Field Programmable Gate Arrays | en |
dc.type | thesis | en |
dc.embargo.length | NO_RESTRICTION | en_US |
dc.embargo.status | NOT_EMBARGOED | en_US |